dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 25827 1 T5 1 T23 1 T24 1



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22270 1 T5 1 T23 1 T24 1
auto[ADC_CTRL_FILTER_COND_OUT] 3557 1 T14 1 T18 18 T19 19



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20195 1 T5 1 T23 1 T24 1
auto[1] 5632 1 T13 15 T14 2 T15 23



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21724 1 T13 15 T14 3 T15 3
auto[1] 4103 1 T5 1 T23 1 T24 1



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for max_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 58 1 T199 15 T205 9 T241 17
values[1] 649 1 T14 1 T20 15 T35 27
values[2] 2601 1 T13 15 T15 23 T16 24
values[3] 628 1 T105 6 T100 30 T163 17
values[4] 699 1 T19 19 T127 1 T109 1
values[5] 563 1 T107 1 T187 1 T46 8
values[6] 791 1 T21 2 T34 7 T94 2
values[7] 664 1 T14 1 T127 1 T109 13
values[8] 707 1 T14 1 T94 5 T105 1
values[9] 1123 1 T18 18 T19 7 T21 15
minimum 17344 1 T5 1 T23 1 T24 1



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 844 1 T14 1 T20 15 T35 27
values[1] 2594 1 T13 15 T15 23 T16 24
values[2] 677 1 T100 30 T187 1 T50 4
values[3] 715 1 T19 19 T127 1 T109 1
values[4] 494 1 T117 13 T107 1 T187 1
values[5] 797 1 T14 1 T21 2 T34 7
values[6] 722 1 T14 1 T94 5 T127 1
values[7] 650 1 T105 1 T140 2 T187 1
values[8] 803 1 T18 18 T19 7 T21 15
values[9] 171 1 T164 9 T119 1 T147 26
minimum 17360 1 T5 1 T23 1 T24 1



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22341 1 T5 1 T23 1 T24 1
auto[1] 3486 1 T13 13 T17 10 T19 6



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T35 14 T94 2 T33 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 324 1 T14 1 T20 15 T117 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1216 1 T13 15 T15 3 T16 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T21 8 T105 6 T138 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T187 1 T118 1 T208 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T100 15 T50 1 T110 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T127 1 T109 1 T242 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T19 9 T195 10 T226 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T187 1 T51 1 T141 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T117 13 T107 1 T104 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T14 1 T98 5 T33 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T21 2 T34 4 T94 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T14 1 T109 7 T108 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T94 3 T127 1 T140 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T140 2 T108 2 T195 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T105 1 T187 1 T118 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T19 4 T21 8 T32 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T18 1 T32 12 T107 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 44 1 T164 5 T119 1 T159 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T147 13 T237 17 T243 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17207 1 T18 50 T19 131 T21 423
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T35 13 T94 1 T163 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T46 10 T236 13 T199 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1027 1 T15 20 T16 21 T53 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T21 3 T163 14 T189 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T118 7 T227 4 T244 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T100 15 T50 3 T147 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T50 2 T216 9 T245 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T19 10 T195 2 T246 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T211 11 T231 10 T121 16
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T157 2 T197 15 T247 22
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T98 4 T33 2 T186 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T34 3 T188 2 T211 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T109 6 T157 12 T197 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T94 2 T140 2 T186 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T108 2 T195 9 T202 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T118 2 T199 12 T216 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T19 3 T21 7 T101 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T18 17 T32 9 T195 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 64 1 T164 4 T248 9 T249 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T147 13 T237 2 T250 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 153 1 T5 1 T23 1 T24 1



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 10 1 T205 1 T153 9 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T199 8 T241 10 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T35 14 T94 2 T33 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T14 1 T20 15 T117 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1205 1 T13 15 T15 3 T16 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T21 8 T138 14 T46 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T187 1 T102 1 T208 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T105 6 T100 15 T163 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T127 1 T109 1 T242 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T19 9 T195 10 T226 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T187 1 T46 3 T211 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T107 1 T104 1 T141 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T98 5 T33 3 T186 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T21 2 T34 4 T94 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T14 1 T109 7 T157 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T127 1 T209 1 T188 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T14 1 T102 1 T108 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T94 3 T105 1 T140 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T19 4 T21 8 T140 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 375 1 T18 1 T32 12 T107 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17201 1 T18 50 T19 131 T21 423
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T205 8 T153 8 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T199 7 T241 7 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T35 13 T94 1 T163 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T251 9 T252 9 T206 17
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1000 1 T15 20 T16 21 T53 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T21 3 T46 10 T189 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T102 5 T158 8 T213 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T100 15 T163 14 T50 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T50 2 T244 10 T245 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T19 10 T195 2 T246 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T46 5 T211 11 T253 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T197 15 T229 12 T114 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T98 4 T33 2 T186 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T34 3 T109 10 T211 16
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T109 6 T157 12 T197 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T188 2 T118 10 T130 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T102 15 T108 2 T195 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T94 2 T140 2 T186 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T19 3 T21 7 T101 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 312 1 T18 17 T32 9 T195 8
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 143 1 T5 1 T23 1 T24 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T35 14 T94 2 T33 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T14 1 T20 1 T117 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1350 1 T13 2 T15 23 T16 24
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T21 6 T105 1 T138 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T187 1 T118 8 T208 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T100 16 T50 4 T110 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T127 1 T109 1 T242 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T19 13 T195 3 T226 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T187 1 T51 1 T141 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T117 1 T107 1 T104 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T14 1 T98 6 T33 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T21 1 T34 7 T94 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T14 1 T109 7 T108 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T94 4 T127 1 T140 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T140 2 T108 4 T195 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T105 1 T187 1 T118 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T19 7 T21 9 T32 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 296 1 T18 18 T32 13 T107 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T164 8 T119 1 T159 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T147 14 T237 3 T243 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17356 1 T5 1 T23 1 T24 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T35 13 T94 1 T163 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 273 1 T20 14 T117 2 T46 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 893 1 T13 13 T17 10 T22 16
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T21 5 T105 5 T138 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 97 1 T244 11 T160 2 T254 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T100 14 T147 2 T212 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T216 8 T234 13 T245 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T19 6 T195 9 T226 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T211 12 T231 9 T121 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T117 12 T157 2 T190 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T98 3 T33 1 T186 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T21 1 T211 13 T130 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T109 6 T108 1 T157 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T94 1 T140 2 T108 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 98 1 T195 8 T202 6 T152 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T118 1 T199 14 T216 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T21 6 T101 2 T103 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T32 8 T195 8 T196 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 29 1 T164 1 T248 2 T249 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 34 1 T147 12 T237 16 T250 6
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 4 1 T232 4 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 18 1 T205 9 T153 9 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 19 1 T199 8 T241 11 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T35 14 T94 2 T33 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T14 1 T20 1 T117 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1317 1 T13 2 T15 23 T16 24
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T21 6 T138 1 T46 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T187 1 T102 6 T208 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T105 1 T100 16 T163 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T127 1 T109 1 T242 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T19 13 T195 3 T226 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T187 1 T46 6 T211 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T107 1 T104 1 T141 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T98 6 T33 4 T186 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T21 1 T34 7 T94 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T14 1 T109 7 T157 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T127 1 T209 1 T188 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T14 1 T102 16 T108 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T94 4 T105 1 T140 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 292 1 T19 7 T21 9 T140 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 376 1 T18 18 T32 13 T107 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17344 1 T5 1 T23 1 T24 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 8 1 T153 8 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T199 7 T241 6 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T35 13 T94 1 T163 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T20 14 T117 2 T158 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 888 1 T13 13 T17 10 T22 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T21 5 T138 13 T46 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 74 1 T158 6 T217 3 T216 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T105 5 T100 14 T163 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T234 13 T244 11 T245 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T19 6 T195 9 T226 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T46 2 T211 12 T253 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T229 9 T148 10 T190 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T98 3 T33 1 T186 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T21 1 T117 12 T211 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T109 6 T157 11 T197 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T118 3 T130 11 T217 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T108 1 T195 8 T202 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T94 1 T140 2 T108 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T21 6 T101 2 T103 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 311 1 T32 8 T195 8 T118 1



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22341 1 T5 1 T23 1 T24 1
auto[1] auto[0] 3486 1 T13 13 T17 10 T19 6

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%