dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 24669 1 T5 2 T28 1 T32 3



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 21358 1 T5 2 T28 1 T32 3
auto[ADC_CTRL_FILTER_COND_OUT] 3311 1 T12 2 T21 5 T22 20



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19111 1 T5 2 T28 1 T32 3
auto[1] 5558 1 T12 2 T14 9 T15 17



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20678 1 T12 3 T13 153 T14 17
auto[1] 3991 1 T5 2 T28 1 T32 3



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 262 1 T12 1 T21 5 T91 3
values[0] 12 1 T248 9 T254 1 T285 2
values[1] 535 1 T39 5 T87 16 T94 3
values[2] 589 1 T81 8 T82 27 T84 4
values[3] 627 1 T12 1 T22 1 T56 1
values[4] 662 1 T57 1 T81 37 T87 15
values[5] 2789 1 T15 17 T18 2 T20 26
values[6] 760 1 T14 2 T24 11 T39 7
values[7] 470 1 T93 15 T82 21 T40 3
values[8] 719 1 T14 9 T22 20 T91 13
values[9] 969 1 T12 1 T93 9 T87 10
minimum 16275 1 T5 2 T28 1 T32 3



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 585 1 T87 16 T82 27 T94 3
values[1] 544 1 T39 3 T81 8 T84 4
values[2] 632 1 T12 1 T22 1 T56 1
values[3] 2778 1 T15 17 T18 2 T20 26
values[4] 659 1 T83 5 T101 17 T102 26
values[5] 747 1 T14 2 T24 11 T39 7
values[6] 500 1 T82 21 T40 3 T94 23
values[7] 815 1 T14 9 T22 20 T82 17
values[8] 878 1 T12 2 T21 5 T93 9
values[9] 106 1 T91 3 T207 10 T123 16
minimum 16425 1 T5 2 T28 1 T32 3



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21184 1 T5 2 T28 1 T32 3
auto[1] 3485 1 T14 3 T15 15 T22 9



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T87 8 T94 1 T88 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T82 13 T177 8 T256 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T206 1 T127 1 T129 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T39 2 T81 8 T84 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T22 1 T79 7 T90 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T12 1 T56 1 T195 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1346 1 T15 17 T18 2 T20 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T81 26 T197 1 T84 14
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T83 5 T102 14 T161 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T101 10 T141 13 T163 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T14 2 T24 9 T41 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T39 6 T57 1 T93 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T85 15 T90 11 T115 16
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T82 10 T40 2 T94 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T14 5 T91 13 T195 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T22 10 T82 5 T105 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T12 1 T150 14 T86 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 288 1 T12 1 T21 1 T93 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 23 1 T91 3 T125 3 T250 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T207 8 T123 8 T286 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16169 1 T13 153 T14 10 T16 120
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 41 1 T39 3 T89 5 T260 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T87 8 T94 2 T115 21
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T82 14 T198 4 T100 18
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 58 1 T206 2 T208 2 T123 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T39 1 T84 3 T102 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T79 1 T90 17 T209 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T195 1 T105 14 T166 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1067 1 T20 24 T87 7 T136 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T81 26 T84 15 T90 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T102 12 T161 12 T236 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T101 7 T141 7 T163 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T24 2 T41 4 T213 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T39 1 T93 14 T94 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 81 1 T115 20 T116 10 T123 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T82 11 T40 1 T94 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T14 4 T195 9 T102 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T22 10 T82 12 T105 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T150 10 T239 4 T164 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T21 4 T93 8 T87 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 24 1 T251 6 T252 1 T287 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 34 1 T207 2 T123 8 T286 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 179 1 T5 2 T28 1 T32 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 36 1 T39 2 T89 2 T237 18



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [values[0]] * -- -- 2


Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 56 1 T91 3 T107 5 T220 9
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 54 1 T12 1 T21 1 T235 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T248 9 T254 1 T285 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T87 8 T94 1 T88 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T39 3 T89 5 T256 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 98 1 T206 1 T129 1 T249 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T81 8 T82 13 T84 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T22 1 T79 7 T104 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T12 1 T56 1 T39 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T57 1 T87 8 T90 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T81 17 T197 1 T84 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1404 1 T15 17 T18 2 T20 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T81 9 T94 4 T90 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T14 2 T24 9 T83 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T39 6 T57 1 T41 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T41 3 T85 15 T90 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T93 1 T82 10 T40 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T14 5 T91 13 T195 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T22 10 T201 1 T105 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T12 1 T150 14 T86 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 297 1 T93 1 T87 8 T82 5
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16129 1 T13 153 T14 10 T16 120
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 95 1 T107 3 T214 11 T288 13
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 57 1 T21 4 T204 7 T100 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T87 8 T94 2 T115 21
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T39 2 T89 2 T100 18
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T206 2 T257 15 T123 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T82 14 T84 3 T102 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T79 1 T209 12 T130 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T39 1 T195 1 T105 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T87 7 T90 17 T202 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T81 20 T84 15 T173 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1089 1 T20 24 T102 12 T136 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T81 6 T94 2 T90 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T24 2 T213 9 T103 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T39 1 T41 9 T85 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 83 1 T41 4 T115 20 T130 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T93 14 T82 11 T40 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T14 4 T195 9 T116 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T22 10 T201 1 T105 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T150 10 T102 5 T239 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T93 8 T87 2 T82 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 146 1 T5 2 T28 1 T32 3



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T87 9 T94 3 T88 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T82 15 T177 1 T256 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T206 3 T127 1 T129 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T39 3 T81 1 T84 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T22 1 T79 7 T90 18
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T12 1 T56 1 T195 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1402 1 T15 2 T18 2 T20 26
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T81 28 T197 1 T84 16
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T83 1 T102 13 T161 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T101 8 T141 8 T163 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T14 2 T24 8 T41 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T39 3 T57 1 T93 15
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T85 1 T90 1 T115 21
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T82 12 T40 2 T94 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T14 6 T91 1 T195 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 259 1 T22 11 T82 13 T105 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 270 1 T12 1 T150 11 T86 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T12 1 T21 5 T93 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 31 1 T91 1 T125 1 T250 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 42 1 T207 3 T123 9 T286 11
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16322 1 T5 2 T28 1 T32 3
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 44 1 T39 4 T89 4 T260 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 83 1 T87 7 T115 13 T120 18
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T82 12 T177 7 T109 26
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 103 1 T123 11 T258 3 T259 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T81 7 T104 5 T102 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T79 1 T90 2 T104 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T105 5 T140 6 T128 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1011 1 T15 15 T23 17 T46 30
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T81 24 T84 13 T90 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T83 4 T102 13 T236 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T101 9 T141 12 T163 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T24 3 T41 2 T213 17
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T39 4 T94 3 T41 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T85 14 T90 10 T115 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 76 1 T82 9 T40 1 T94 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T14 3 T91 12 T195 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T22 9 T82 4 T128 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T150 13 T95 7 T239 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T87 7 T83 7 T218 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T91 2 T125 2 T251 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T207 7 T123 7 T289 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 26 1 T290 15 T248 8 T291 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 33 1 T39 1 T89 3 T260 2



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 110 1 T91 1 T107 4 T220 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 75 1 T12 1 T21 5 T235 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 4 1 T248 1 T254 1 T285 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T87 9 T94 3 T88 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T39 4 T89 4 T256 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T206 3 T129 1 T249 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T81 1 T82 15 T84 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T22 1 T79 7 T104 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T12 1 T56 1 T39 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T57 1 T87 8 T90 18
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T81 21 T197 1 T84 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1425 1 T15 2 T18 2 T20 26
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T81 7 T94 3 T90 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T14 2 T24 8 T83 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 265 1 T39 3 T57 1 T41 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T41 5 T85 1 T90 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T93 15 T82 12 T40 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T14 6 T91 1 T195 15
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T22 11 T201 2 T105 6
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 260 1 T12 1 T150 11 T86 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 309 1 T93 9 T87 3 T82 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16275 1 T5 2 T28 1 T32 3
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 41 1 T91 2 T107 4 T220 8
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 36 1 T204 3 T100 8 T123 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 8 1 T248 8 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 74 1 T87 7 T115 13 T120 18
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T39 1 T89 3 T260 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T123 11 T259 1 T261 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T81 7 T82 12 T104 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T79 1 T104 6 T130 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T96 22 T105 5 T140 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T87 7 T90 2 T211 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T81 16 T84 13 T241 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1068 1 T15 15 T23 17 T46 30
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T81 8 T94 3 T90 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T24 3 T83 4 T213 17
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T39 4 T41 9 T160 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T41 2 T85 14 T90 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 85 1 T82 9 T40 1 T94 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T14 3 T91 12 T195 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T22 9 T128 8 T161 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T150 13 T95 19 T102 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T87 7 T82 4 T83 7



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 21184 1 T5 2 T28 1 T32 3
auto[1] auto[0] 3485 1 T14 3 T15 15 T22 9

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%