dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 24282 1 T5 3 T24 2 T25 1



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 18979 1 T5 3 T24 2 T25 1
auto[ADC_CTRL_FILTER_COND_OUT] 5303 1 T11 1 T13 2 T14 17



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18742 1 T5 3 T24 2 T25 1
auto[1] 5540 1 T11 1 T13 10 T14 37



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20268 1 T11 1 T12 15 T13 2
auto[1] 4014 1 T5 3 T24 2 T25 1



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 13 1 T179 13 - - - -
values[0] 34 1 T251 3 T126 1 T287 10
values[1] 551 1 T14 17 T61 16 T206 34
values[2] 680 1 T91 1 T59 16 T34 1
values[3] 691 1 T13 10 T16 1 T21 14
values[4] 672 1 T203 5 T207 1 T177 3
values[5] 622 1 T14 20 T15 9 T109 9
values[6] 720 1 T15 13 T103 10 T205 15
values[7] 726 1 T21 1 T22 10 T60 31
values[8] 625 1 T13 2 T95 20 T106 6
values[9] 3031 1 T11 1 T15 7 T16 8
minimum 15917 1 T5 3 T24 2 T25 1



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 796 1 T14 17 T61 16 T59 16
values[1] 2657 1 T11 1 T20 33 T23 1
values[2] 630 1 T13 10 T16 1 T21 14
values[3] 740 1 T14 20 T109 9 T203 5
values[4] 637 1 T15 22 T57 15 T59 9
values[5] 727 1 T22 10 T60 17 T103 10
values[6] 688 1 T21 1 T60 14 T91 4
values[7] 599 1 T13 2 T95 20 T106 6
values[8] 729 1 T15 7 T16 8 T57 26
values[9] 148 1 T19 8 T55 19 T113 1
minimum 15931 1 T5 3 T24 2 T25 1



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20819 1 T5 3 T24 2 T25 1
auto[1] 3463 1 T14 18 T15 15 T16 7



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T206 16 T95 13 T107 3
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 261 1 T14 9 T61 9 T59 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T91 1 T54 1 T34 15
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1267 1 T11 1 T20 33 T23 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 221 1 T13 1 T104 1 T205 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T16 1 T21 1 T100 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T14 11 T109 9 T203 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T207 1 T177 3 T160 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T96 11 T247 1 T272 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T15 15 T57 9 T59 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T22 8 T205 3 T212 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T60 9 T103 1 T208 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T60 9 T214 13 T141 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T21 1 T91 3 T204 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T106 4 T208 1 T96 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T13 1 T95 9 T205 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T15 4 T214 1 T141 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T16 8 T57 14 T34 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 42 1 T19 4 T179 1 T162 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 35 1 T55 5 T113 1 T232 9
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15774 1 T12 15 T14 209 T15 65
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T259 14 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T206 18 T95 10 T107 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T14 8 T61 7 T59 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T54 10 T34 18 T110 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1023 1 T121 12 T140 12 T221 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T13 9 T104 13 T209 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T21 13 T124 3 T272 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T14 9 T203 3 T115 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T276 7 T223 11 T254 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T96 17 T272 14 T288 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T15 7 T57 6 T59 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T22 2 T205 12 T212 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T60 8 T103 9 T184 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T60 5 T214 11 T271 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T91 1 T204 1 T210 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T106 2 T96 11 T97 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 105 1 T13 1 T95 11 T205 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T15 3 T141 9 T101 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 279 1 T57 12 T34 1 T206 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 43 1 T19 4 T179 12 T225 19
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 28 1 T55 14 T232 7 T289 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 143 1 T5 3 T24 2 T25 1



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 1 1 T179 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 4 1 T251 2 T290 1 T291 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T126 1 T287 1 T292 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T206 16 T95 13 T97 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T14 9 T61 9 T203 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T91 1 T107 3 T110 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T59 1 T34 1 T272 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T13 1 T54 1 T34 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T16 1 T21 1 T94 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T203 2 T158 12 T112 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T207 1 T177 3 T160 7
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T14 11 T109 9 T115 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T15 4 T57 9 T59 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T205 3 T212 9 T96 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T15 11 T103 1 T208 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T22 8 T60 9 T141 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T21 1 T60 9 T91 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T106 4 T214 14 T96 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T13 1 T95 9 T205 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 257 1 T15 4 T19 4 T208 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1374 1 T11 1 T16 8 T20 33
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15774 1 T12 15 T14 209 T15 65
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 12 1 T179 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 4 1 T251 1 T291 3 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T287 9 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T206 18 T95 10 T97 23
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T14 8 T61 7 T203 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T107 3 T110 4 T179 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T59 15 T272 13 T286 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T13 9 T54 10 T34 18
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T21 13 T94 10 T280 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T203 3 T230 1 T232 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T124 3 T276 7 T223 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T14 9 T115 4 T260 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T15 5 T57 6 T59 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T205 12 T212 8 T96 17
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T15 2 T103 9 T219 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T22 2 T60 5 T97 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T60 8 T91 1 T184 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T106 2 T214 11 T96 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T13 1 T95 11 T205 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T15 3 T19 4 T141 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1196 1 T121 12 T140 12 T55 14
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 143 1 T5 3 T24 2 T25 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T206 19 T95 11 T107 5
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T14 9 T61 8 T59 16
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T91 1 T54 11 T34 19
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1350 1 T11 1 T20 3 T23 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T13 10 T104 14 T205 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T16 1 T21 14 T100 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T14 10 T109 1 T203 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T207 1 T177 1 T160 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T96 18 T247 1 T272 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T15 9 T57 7 T59 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T22 8 T205 13 T212 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 277 1 T60 9 T103 10 T208 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T60 6 T214 12 T141 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T21 1 T91 3 T204 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T106 5 T208 1 T96 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T13 2 T95 12 T205 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T15 5 T214 1 T141 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 326 1 T16 1 T57 13 T34 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 54 1 T19 5 T179 13 T162 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T55 15 T113 1 T232 8
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15917 1 T5 3 T24 2 T25 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T259 1 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T206 15 T95 12 T107 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T14 8 T61 8 T203 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T34 14 T110 10 T202 16
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 940 1 T20 30 T235 5 T236 26
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T205 4 T123 13 T158 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T124 15 T232 2 T284 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T14 10 T109 8 T115 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T177 2 T160 6 T120 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T96 10 T288 5 T293 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T15 13 T57 8 T98 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 95 1 T22 2 T205 2 T212 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T60 8 T101 8 T224 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T60 8 T214 12 T141 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T91 1 T204 1 T169 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T106 1 T96 12 T130 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 95 1 T95 8 T205 9 T150 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 86 1 T15 2 T141 8 T98 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T16 7 T57 13 T206 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 31 1 T19 3 T225 19 T294 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T55 4 T232 8 T295 6
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T259 13 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 13 1 T179 13 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 8 1 T251 3 T290 1 T291 4
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T126 1 T287 10 T292 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T206 19 T95 11 T97 25
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T14 9 T61 8 T203 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T91 1 T107 5 T110 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T59 16 T34 1 T272 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 256 1 T13 10 T54 11 T34 19
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T16 1 T21 14 T94 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T203 5 T158 1 T112 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T207 1 T177 1 T160 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T14 10 T109 1 T115 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T15 6 T57 7 T59 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T205 13 T212 9 T96 18
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 284 1 T15 3 T103 10 T208 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T22 8 T60 6 T141 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T21 1 T60 9 T91 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T106 5 T214 13 T96 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T13 2 T95 12 T205 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 260 1 T15 5 T19 5 T208 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1555 1 T11 1 T16 1 T20 3
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15917 1 T5 3 T24 2 T25 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T292 11 T296 2 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 87 1 T206 15 T95 12 T99 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T14 8 T61 8 T203 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T107 1 T110 10 T202 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T286 14 T216 14 T284 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T34 14 T205 4 T123 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 92 1 T118 10 T232 2 T297 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T158 11 T230 1 T232 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T177 2 T160 6 T120 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T14 10 T109 8 T115 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T15 3 T57 8 T98 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T205 2 T212 8 T96 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T15 10 T101 8 T224 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T22 2 T60 8 T141 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T60 8 T91 1 T169 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T106 1 T214 12 T96 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T95 8 T205 9 T204 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T15 2 T19 3 T141 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1015 1 T16 7 T20 30 T55 4



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 20819 1 T5 3 T24 2 T25 1
auto[1] auto[0] 3463 1 T14 18 T15 15 T16 7

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%