dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 25632 1 T6 1 T7 2 T26 1



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22075 1 T6 1 T7 2 T26 1
auto[ADC_CTRL_FILTER_COND_OUT] 3557 1 T13 10 T16 16 T24 11



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20167 1 T6 1 T7 2 T26 1
auto[1] 5465 1 T13 10 T14 7 T15 29



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21789 1 T13 20 T14 7 T15 29
auto[1] 3843 1 T6 1 T7 2 T26 1



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 110 1 T107 12 T110 10 T119 1
values[0] 32 1 T310 15 T177 17 - -
values[1] 652 1 T17 1 T20 18 T131 23
values[2] 726 1 T43 47 T132 1 T119 1
values[3] 635 1 T24 4 T38 19 T108 1
values[4] 494 1 T13 10 T58 1 T50 7
values[5] 2521 1 T14 7 T15 29 T23 3
values[6] 652 1 T16 16 T118 24 T39 6
values[7] 526 1 T118 1 T40 9 T133 10
values[8] 825 1 T24 11 T118 5 T56 16
values[9] 1015 1 T102 2 T108 1 T39 5
minimum 17444 1 T6 1 T7 2 T26 1



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 682 1 T17 1 T20 18 T43 29
values[1] 668 1 T43 18 T132 1 T225 3
values[2] 659 1 T24 4 T38 19 T108 1
values[3] 2460 1 T13 10 T14 7 T15 29
values[4] 566 1 T41 10 T102 10 T223 3
values[5] 697 1 T16 16 T118 25 T39 6
values[6] 516 1 T56 16 T40 9 T133 10
values[7] 862 1 T24 11 T118 5 T132 2
values[8] 793 1 T102 2 T107 12 T39 5
values[9] 93 1 T108 1 T110 10 T119 1
minimum 17636 1 T6 1 T7 2 T26 1



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22184 1 T6 1 T7 2 T26 1
auto[1] 3448 1 T13 1 T14 6 T15 27



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T17 1 T20 9 T146 11
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 273 1 T43 15 T131 11 T51 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T43 1 T132 1 T119 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T43 10 T225 2 T119 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T24 1 T38 6 T108 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T123 13 T149 1 T122 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1229 1 T14 7 T15 29 T23 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T13 3 T58 1 T50 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T102 5 T151 1 T224 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T41 7 T223 3 T108 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T118 1 T109 3 T149 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T16 1 T118 12 T39 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T56 14 T198 6 T182 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T40 9 T133 10 T149 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T118 1 T133 11 T158 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 263 1 T24 1 T132 2 T261 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T102 2 T39 3 T55 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T107 1 T56 11 T111 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T108 1 T119 1 T172 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 50 1 T110 10 T264 4 T271 15
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17318 1 T13 17 T18 176 T19 17
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 54 1 T109 1 T155 1 T286 5
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 98 1 T20 9 T56 6 T111 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T43 14 T131 12 T51 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T112 10 T237 1 T236 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T43 7 T225 1 T148 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T24 3 T38 13 T238 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T235 17 T227 9 T154 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 968 1 T25 26 T115 21 T54 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T13 7 T50 3 T247 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T102 5 T151 15 T228 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T41 3 T40 2 T151 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T124 11 T240 10 T254 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T16 15 T118 12 T39 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 55 1 T56 2 T277 1 T313 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T235 10 T126 12 T240 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T118 4 T158 12 T124 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T24 10 T234 2 T254 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T39 2 T55 7 T110 18
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T107 11 T237 11 T314 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T172 8 T315 8 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T316 2 T317 8 T278 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 211 1 T6 1 T7 2 T26 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 53 1 T286 17 T251 1 T129 12



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 5 1 T119 1 T180 1 T333 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T107 1 T110 10 T113 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T177 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T310 1 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T17 1 T20 9 T146 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T131 11 T51 13 T133 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T43 1 T132 1 T197 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 283 1 T43 25 T119 1 T148 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T24 1 T38 6 T108 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T225 2 T149 1 T121 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T109 5 T321 1 T263 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T13 3 T58 1 T50 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1230 1 T14 7 T15 29 T23 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T41 7 T223 3 T108 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T109 3 T149 1 T124 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T16 1 T118 12 T39 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T118 1 T182 1 T240 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T40 9 T133 10 T149 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T118 1 T56 14 T133 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T24 1 T132 2 T261 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 277 1 T102 2 T108 1 T39 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 284 1 T56 11 T111 1 T152 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17294 1 T13 17 T18 176 T19 17
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 20 1 T331 6 T308 14 - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 36 1 T107 11 T317 8 T278 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T177 16 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T310 14 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T20 9 T56 6 T111 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T131 12 T51 10 T148 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T197 4 T112 10 T237 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T43 21 T148 6 T122 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T24 3 T38 13 T114 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T225 1 T235 17 T227 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 98 1 T263 3 T251 8 T165 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T13 7 T50 3 T127 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1012 1 T25 26 T102 5 T115 21
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T41 3 T40 1 T134 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 95 1 T124 11 T254 1 T310 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T16 15 T118 12 T39 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T240 10 T313 2 T323 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T235 10 T126 12 T175 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T118 4 T56 2 T158 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T24 10 T234 2 T240 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T39 2 T55 7 T110 18
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T237 11 T286 5 T314 6
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 150 1 T6 1 T7 2 T26 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T17 1 T20 10 T146 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T43 15 T131 13 T51 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T43 1 T132 1 T119 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T43 8 T225 2 T119 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T24 4 T38 15 T108 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T123 1 T149 1 T122 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1290 1 T14 1 T15 2 T23 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T13 9 T58 1 T50 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T102 8 T151 16 T224 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T41 6 T223 1 T108 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T118 1 T109 1 T149 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T16 16 T118 13 T39 4
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 81 1 T56 3 T198 1 T182 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T40 1 T133 1 T149 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T118 5 T133 1 T158 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 252 1 T24 11 T132 2 T261 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 272 1 T102 2 T39 3 T55 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T107 12 T56 1 T111 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 26 1 T108 1 T119 1 T172 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T110 1 T264 1 T271 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17520 1 T6 1 T7 2 T26 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 63 1 T109 1 T155 1 T286 18
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T20 8 T146 10 T56 5
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T43 14 T131 10 T51 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T112 9 T236 10 T250 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T43 9 T225 1 T148 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T38 4 T238 12 T263 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T123 12 T122 11 T235 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 907 1 T14 6 T15 27 T59 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T13 1 T50 3 T246 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 84 1 T102 2 T245 6 T195 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T41 4 T223 2 T40 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T109 2 T124 12 T240 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T118 11 T39 2 T168 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 74 1 T56 13 T198 5 T277 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T40 8 T133 9 T235 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T133 10 T124 16 T136 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T234 1 T322 6 T254 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T39 2 T55 5 T110 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T56 10 T152 12 T314 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 6 1 T172 1 T179 5 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 41 1 T110 9 T264 3 T271 14
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 9 1 T267 1 T141 4 T334 4
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 44 1 T286 4 T129 10 T139 5



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [values[0]] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 25 1 T119 1 T180 1 T333 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 48 1 T107 12 T110 1 T113 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 17 1 T177 17 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T310 15 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T17 1 T20 10 T146 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T131 13 T51 11 T133 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T43 1 T132 1 T197 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 265 1 T43 23 T119 1 T148 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T24 4 T38 15 T108 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T225 2 T149 1 T121 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T109 1 T321 1 T263 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T13 9 T58 1 T50 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1353 1 T14 1 T15 2 T23 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T41 6 T223 1 T108 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T109 1 T149 1 T124 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 264 1 T16 16 T118 13 T39 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T118 1 T182 1 T240 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T40 1 T133 1 T149 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T118 5 T56 3 T133 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T24 11 T132 2 T261 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 303 1 T102 2 T108 1 T39 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 277 1 T56 1 T111 1 T152 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17444 1 T6 1 T7 2 T26 1
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T110 9 T264 3 T271 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 82 1 T20 8 T146 10 T56 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T131 10 T51 12 T133 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 89 1 T197 1 T112 9 T236 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T43 23 T148 9 T122 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T38 4 T114 12 T238 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T225 1 T235 14 T245 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 97 1 T109 4 T263 2 T251 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T13 1 T50 3 T123 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 889 1 T14 6 T15 27 T102 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T41 4 T223 2 T198 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T109 2 T124 12 T245 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T118 11 T39 2 T40 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T240 3 T270 2 T200 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T40 8 T133 9 T235 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T56 13 T133 10 T198 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T234 1 T240 9 T322 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T39 2 T55 5 T110 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T56 10 T152 12 T286 7



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22184 1 T6 1 T7 2 T26 1
auto[1] auto[0] 3448 1 T13 1 T14 6 T15 27

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%