dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 24022 1 T31 1 T32 1 T38 2



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 20878 1 T31 1 T32 1 T38 2
auto[ADC_CTRL_FILTER_COND_OUT] 3144 1 T10 19 T11 13 T12 12



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18222 1 T31 1 T32 1 T38 2
auto[1] 5800 1 T10 14 T11 13 T13 1



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19872 1 T9 11 T10 19 T11 31
auto[1] 4150 1 T31 1 T32 1 T38 2



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 42 1 T124 25 T202 17 - -
values[0] 66 1 T119 1 T265 1 T251 10
values[1] 835 1 T19 2 T53 12 T207 14
values[2] 2926 1 T13 1 T18 3 T20 3
values[3] 482 1 T14 1 T15 5 T52 1
values[4] 687 1 T14 1 T118 1 T170 1
values[5] 554 1 T10 19 T21 1 T106 11
values[6] 755 1 T21 1 T83 13 T120 9
values[7] 606 1 T118 1 T120 14 T205 22
values[8] 546 1 T106 22 T169 2 T108 20
values[9] 1193 1 T10 14 T11 13 T12 12
minimum 15330 1 T31 1 T32 1 T38 2



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 1145 1 T119 1 T207 14 T100 19
values[1] 2742 1 T13 1 T18 3 T19 2
values[2] 596 1 T15 5 T52 1 T89 11
values[3] 679 1 T10 19 T14 2 T21 1
values[4] 557 1 T21 1 T106 11 T205 26
values[5] 701 1 T83 13 T118 1 T120 9
values[6] 624 1 T120 14 T107 1 T212 16
values[7] 591 1 T10 14 T106 22 T119 1
values[8] 763 1 T11 13 T12 12 T20 21
values[9] 242 1 T99 13 T107 1 T102 2
minimum 15382 1 T31 1 T32 1 T38 2



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20440 1 T31 1 T32 1 T38 2
auto[1] 3582 1 T10 14 T11 10 T12 5



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 330 1 T148 1 T135 1 T108 8
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 309 1 T119 1 T207 8 T100 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1379 1 T13 1 T18 3 T19 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T53 1 T238 1 T108 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T124 10 T43 2 T141 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T15 1 T52 1 T89 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T14 2 T170 1 T206 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T10 12 T21 1 T118 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T21 1 T106 3 T135 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 106 1 T205 12 T151 3 T278 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T120 5 T205 12 T147 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T83 6 T118 1 T207 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T120 8 T212 9 T169 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T107 1 T137 1 T92 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T10 7 T106 9 T151 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T106 6 T119 1 T170 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T20 10 T169 2 T117 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T11 11 T12 10 T52 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 74 1 T99 5 T102 2 T97 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 43 1 T107 1 T93 1 T296 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15248 1 T9 11 T11 20 T16 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T53 1 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 266 1 T135 13 T108 7 T103 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T207 6 T100 6 T89 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1114 1 T19 1 T20 2 T219 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T53 15 T108 7 T104 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T124 4 T43 29 T141 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T15 4 T130 10 T175 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 84 1 T102 1 T140 8 T46 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T10 7 T99 15 T100 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T106 8 T135 4 T103 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T205 14 T315 9 T262 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T120 4 T205 10 T131 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T83 7 T207 16 T104 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T120 6 T212 7 T169 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T92 10 T130 3 T110 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T10 7 T106 2 T241 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T106 5 T108 10 T121 16
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T20 11 T169 1 T117 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T11 2 T12 2 T89 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 87 1 T99 8 T97 2 T110 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T93 13 T316 15 T317 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 122 1 T31 1 T32 1 T38 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T53 11 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 13 1 T124 13 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T202 17 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T265 1 T251 9 T318 10
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T119 1 T319 1 T320 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 260 1 T19 1 T148 1 T135 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T53 1 T207 8 T100 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1427 1 T13 1 T18 3 T20 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T89 11 T90 12 T238 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T14 1 T137 1 T103 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T15 1 T52 1 T53 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T14 1 T170 1 T206 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T118 1 T99 16 T115 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T106 3 T103 10 T105 7
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T10 12 T21 1 T205 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T21 1 T120 5 T147 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T83 6 T207 14 T101 19
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T120 8 T205 12 T212 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 111 1 T118 1 T107 1 T137 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T106 9 T169 1 T117 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T106 6 T108 10 T110 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 351 1 T10 7 T20 10 T99 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T11 11 T12 10 T52 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15216 1 T9 11 T11 20 T16 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 12 1 T124 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 11 1 T251 1 T204 8 T274 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T319 2 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T19 1 T135 13 T108 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T53 11 T207 6 T100 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1105 1 T20 2 T219 12 T150 29
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T90 13 T108 7 T130 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 93 1 T103 11 T140 1 T43 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T15 4 T53 15 T104 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T102 1 T140 8 T124 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T99 15 T164 10 T296 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T106 8 T103 4 T105 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T10 7 T205 14 T100 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T120 4 T135 4 T175 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T83 7 T207 16 T104 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T120 6 T205 10 T212 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 90 1 T92 10 T130 3 T110 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T106 2 T169 1 T185 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T106 5 T108 10 T110 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 331 1 T10 7 T20 11 T99 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 287 1 T11 2 T12 2 T89 14
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 114 1 T31 1 T32 1 T38 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 334 1 T148 1 T135 14 T108 8
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 296 1 T119 1 T207 7 T100 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1468 1 T13 1 T18 3 T19 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T53 16 T238 1 T108 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T124 8 T43 31 T141 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T15 5 T52 1 T89 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T14 2 T170 1 T206 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T10 10 T21 1 T118 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T21 1 T106 9 T135 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T205 15 T151 1 T278 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T120 5 T205 11 T147 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T83 11 T118 1 T207 17
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T120 7 T212 8 T169 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T107 1 T137 1 T92 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T10 9 T106 3 T151 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T106 6 T119 1 T170 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T20 12 T169 2 T117 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T11 3 T12 7 T52 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T99 9 T102 2 T97 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 50 1 T107 1 T93 14 T296 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15345 1 T31 1 T32 1 T38 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T53 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 262 1 T108 7 T209 7 T222 5
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 253 1 T207 7 T100 12 T89 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1025 1 T224 12 T174 30 T103 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 84 1 T108 11 T223 12 T123 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T124 6 T242 1 T159 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T89 10 T130 9 T190 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T206 1 T132 8 T140 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T10 9 T99 15 T100 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T106 2 T135 12 T103 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 86 1 T205 11 T151 2 T262 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T120 4 T205 11 T147 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T83 2 T207 13 T208 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T120 7 T212 8 T117 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T92 4 T110 7 T222 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T10 5 T106 8 T151 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 82 1 T106 5 T108 9 T142 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T20 9 T169 1 T117 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T11 10 T12 5 T89 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 60 1 T99 4 T110 1 T124 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 31 1 T321 4 T317 4 T322 7
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 25 1 T251 5 T253 8 T321 3



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 13 1 T124 13 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T202 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 19 1 T265 1 T251 5 T318 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 5 1 T119 1 T319 3 T320 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 291 1 T19 2 T148 1 T135 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T53 12 T207 7 T100 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1458 1 T13 1 T18 3 T20 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T89 1 T90 14 T238 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T14 1 T137 1 T103 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T15 5 T52 1 T53 16
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T14 1 T170 1 T206 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T118 1 T99 16 T115 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T106 9 T103 7 T105 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T10 10 T21 1 T205 15
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T21 1 T120 5 T147 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 257 1 T83 11 T207 17 T101 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T120 7 T205 11 T212 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T118 1 T107 1 T137 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T106 3 T169 2 T117 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T106 6 T108 11 T110 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 398 1 T10 9 T20 12 T99 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 355 1 T11 3 T12 7 T52 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15330 1 T31 1 T32 1 T38 2
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 12 1 T124 12 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T202 16 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 30 1 T251 5 T318 9 T204 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T320 12 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T108 7 T209 7 T222 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T207 7 T100 12 T89 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1074 1 T224 12 T174 30 T134 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T89 10 T90 11 T108 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 73 1 T103 10 T226 9 T244 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 100 1 T223 12 T190 1 T112 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T206 1 T132 8 T140 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T99 15 T164 13 T245 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T106 2 T103 7 T105 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T10 9 T205 11 T100 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T120 4 T147 2 T135 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T83 2 T207 13 T101 18
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T120 7 T205 11 T212 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 82 1 T92 4 T110 7 T222 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T106 8 T117 1 T109 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 105 1 T106 5 T108 9 T142 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 284 1 T10 5 T20 9 T99 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T11 10 T12 5 T89 14



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 20440 1 T31 1 T32 1 T38 2
auto[1] auto[0] 3582 1 T10 14 T11 10 T12 5

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%