dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 24022 1 T31 1 T32 1 T38 2



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 20801 1 T31 1 T32 1 T38 2
auto[ADC_CTRL_FILTER_COND_OUT] 3221 1 T11 13 T12 12 T14 2



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18130 1 T31 1 T32 1 T38 2
auto[1] 5892 1 T10 14 T11 13 T13 1



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19872 1 T9 11 T10 19 T11 31
auto[1] 4150 1 T31 1 T32 1 T38 2



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 18 1 T140 2 T265 1 T168 15
values[0] 83 1 T21 1 T170 1 T244 6
values[1] 597 1 T106 11 T205 22 T107 1
values[2] 861 1 T53 12 T120 14 T207 30
values[3] 657 1 T52 2 T106 11 T119 1
values[4] 691 1 T11 13 T14 1 T119 1
values[5] 752 1 T12 12 T19 2 T120 9
values[6] 582 1 T10 14 T14 1 T20 21
values[7] 679 1 T89 11 T91 1 T117 11
values[8] 567 1 T10 19 T107 1 T89 38
values[9] 3205 1 T13 1 T15 5 T18 3
minimum 15330 1 T31 1 T32 1 T38 2



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 909 1 T21 1 T106 11 T170 1
values[1] 800 1 T53 12 T120 14 T207 30
values[2] 735 1 T52 2 T106 11 T119 1
values[3] 620 1 T11 13 T14 1 T19 2
values[4] 797 1 T12 12 T99 31 T115 1
values[5] 581 1 T10 14 T20 21 T53 16
values[6] 2739 1 T13 1 T14 1 T18 3
values[7] 533 1 T10 19 T100 13 T89 29
values[8] 759 1 T20 3 T21 2 T83 13
values[9] 192 1 T15 5 T206 2 T135 17
minimum 15357 1 T31 1 T32 1 T38 2



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20440 1 T31 1 T32 1 T38 2
auto[1] 3582 1 T10 14 T11 10 T12 5



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 246 1 T21 1 T108 12 T91 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T106 6 T170 1 T205 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T120 8 T207 14 T99 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T53 1 T95 1 T110 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T106 3 T170 1 T151 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T52 2 T119 1 T90 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T19 1 T170 1 T103 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T11 11 T14 1 T119 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T115 1 T238 1 T130 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T12 10 T99 16 T132 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T10 7 T20 10 T164 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T53 1 T169 1 T137 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1400 1 T13 1 T18 3 T224 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T14 1 T117 6 T93 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T10 12 T100 7 T89 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T116 1 T169 2 T117 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 263 1 T20 1 T21 1 T83 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T21 1 T118 1 T207 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 56 1 T15 1 T206 2 T135 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 34 1 T108 10 T225 8 T289 11
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15216 1 T9 11 T11 20 T16 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T135 1 T290 1 T291 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T108 7 T92 10 T105 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T106 5 T205 10 T100 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T120 6 T207 16 T99 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T53 11 T110 6 T185 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T106 8 T102 1 T103 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T90 13 T212 7 T124 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T19 1 T103 4 T175 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T11 2 T120 4 T169 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T130 10 T48 14 T233 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T12 2 T99 15 T124 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T10 7 T20 11 T164 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T53 15 T169 1 T130 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1098 1 T219 12 T89 5 T150 29
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T117 5 T93 14 T97 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T10 7 T100 6 T89 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 105 1 T169 1 T124 12 T233 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T20 2 T83 7 T106 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T207 6 T205 14 T105 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 72 1 T15 4 T135 4 T110 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 30 1 T108 10 T289 2 T292 15
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 114 1 T31 1 T32 1 T38 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T135 13 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 16 1 T265 1 T168 15 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T140 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 6 1 T21 1 T244 4 T255 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T170 1 T253 14 T236 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T108 12 T91 1 T92 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T106 6 T205 12 T107 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T120 8 T207 14 T99 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T53 1 T100 13 T95 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T106 3 T170 1 T208 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T52 2 T119 1 T90 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T170 1 T151 12 T137 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T11 11 T14 1 T119 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T19 1 T238 1 T260 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T12 10 T120 5 T99 16
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T10 7 T20 10 T115 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T14 1 T53 1 T169 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T89 11 T91 1 T124 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T117 6 T132 12 T123 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T10 12 T107 1 T89 19
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T169 2 T93 1 T97 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1518 1 T13 1 T15 1 T18 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T21 1 T118 1 T207 8
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15216 1 T9 11 T11 20 T16 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T140 1 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T244 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T253 15 T236 11 T155 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T108 7 T92 10 T105 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T106 5 T205 10 T135 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T120 6 T207 16 T99 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T53 11 T100 6 T110 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T106 8 T108 7 T102 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T90 13 T212 7 T124 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T103 4 T175 10 T112 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T11 2 T104 8 T46 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T19 1 T269 7 T144 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T12 2 T120 4 T99 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T10 7 T20 11 T164 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T53 15 T169 1 T130 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T124 4 T210 13 T113 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T117 5 T132 16 T123 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T10 7 T89 19 T121 16
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T169 1 T93 14 T97 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1216 1 T15 4 T20 2 T83 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T207 6 T205 14 T108 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 114 1 T31 1 T32 1 T38 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 288 1 T21 1 T108 8 T91 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 260 1 T106 6 T170 1 T205 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T120 7 T207 17 T99 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T53 12 T95 1 T110 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T106 9 T170 1 T151 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T52 2 T119 1 T90 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T19 2 T170 1 T103 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T11 3 T14 1 T119 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T115 1 T238 1 T130 16
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T12 7 T99 16 T132 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T10 9 T20 12 T164 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T53 16 T169 2 T137 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1449 1 T13 1 T18 3 T224 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T14 1 T117 6 T93 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T10 10 T100 7 T89 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T116 1 T169 2 T117 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T20 3 T21 1 T83 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T21 1 T118 1 T207 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 95 1 T15 5 T206 1 T135 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T108 11 T225 1 T289 3
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15330 1 T31 1 T32 1 T38 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T135 14 T290 1 T291 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T108 11 T92 4 T105 6
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T106 5 T205 11 T100 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T120 7 T207 13 T99 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T110 1 T185 1 T241 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T106 2 T151 11 T208 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T90 11 T212 8 T124 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T103 7 T251 5 T293 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 99 1 T11 10 T120 4 T96 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T130 9 T233 16 T294 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T12 5 T99 15 T132 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 97 1 T10 5 T20 9 T164 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T132 11 T215 5 T222 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1049 1 T224 12 T89 13 T174 30
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 82 1 T117 5 T123 6 T210 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 91 1 T10 9 T100 6 T89 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T169 1 T117 1 T124 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T83 2 T106 8 T151 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T207 7 T205 11 T105 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 33 1 T206 1 T135 12 T110 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T108 9 T225 7 T289 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T291 10 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 2 1 T265 1 T168 1 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T140 2 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 5 1 T21 1 T244 3 T255 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 42 1 T170 1 T253 16 T236 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T108 8 T91 1 T92 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T106 6 T205 11 T107 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T120 7 T207 17 T99 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 288 1 T53 12 T100 7 T95 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T106 9 T170 1 T208 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T52 2 T119 1 T90 14
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T170 1 T151 1 T137 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T11 3 T14 1 T119 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T19 2 T238 1 T260 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T12 7 T120 5 T99 16
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T10 9 T20 12 T115 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T14 1 T53 16 T169 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T89 1 T91 1 T124 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T117 6 T132 17 T123 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T10 10 T107 1 T89 21
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T169 2 T93 15 T97 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1615 1 T13 1 T15 5 T18 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 270 1 T21 1 T118 1 T207 7
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15330 1 T31 1 T32 1 T38 2
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 14 1 T168 14 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 3 1 T244 3 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 33 1 T253 13 T236 7 T155 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T108 11 T92 4 T105 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 93 1 T106 5 T205 11 T46 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T120 7 T207 13 T99 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T100 12 T110 1 T185 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 82 1 T106 2 T208 2 T108 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T90 11 T212 8 T124 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T151 11 T103 7 T222 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T11 10 T46 12 T221 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T142 3 T293 2 T294 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T12 5 T120 4 T99 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T10 5 T20 9 T164 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T215 5 T220 11 T265 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T89 10 T124 2 T210 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T117 5 T132 11 T123 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T10 9 T89 17 T140 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T169 1 T124 12 T222 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1119 1 T83 2 T106 8 T100 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T207 7 T205 11 T108 9



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 20440 1 T31 1 T32 1 T38 2
auto[1] auto[0] 3582 1 T10 14 T11 10 T12 5

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%