dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 25630 1 T22 1 T24 1 T25 1



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22497 1 T22 1 T24 1 T25 1
auto[ADC_CTRL_FILTER_COND_OUT] 3133 1 T10 8 T13 11 T16 5



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20044 1 T22 1 T24 1 T25 1
auto[1] 5586 1 T12 9 T14 3 T16 5



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21673 1 T10 7 T11 148 T12 8
auto[1] 3957 1 T22 1 T24 1 T25 1



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 3 1 T237 3 - - - -
values[0] 134 1 T211 10 T50 13 T105 10
values[1] 523 1 T12 9 T20 1 T30 26
values[2] 687 1 T10 8 T20 1 T21 5
values[3] 775 1 T17 9 T84 26 T103 1
values[4] 617 1 T113 12 T148 10 T85 29
values[5] 2521 1 T13 11 T14 3 T17 2
values[6] 648 1 T10 8 T15 2 T16 5
values[7] 580 1 T113 25 T111 26 T95 1
values[8] 731 1 T84 9 T100 7 T78 6
values[9] 1174 1 T84 22 T55 22 T81 23
minimum 17237 1 T22 1 T24 1 T25 1



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 858 1 T12 9 T20 2 T30 26
values[1] 624 1 T10 8 T21 5 T93 15
values[2] 906 1 T17 9 T84 26 T103 1
values[3] 2327 1 T14 3 T19 10 T53 25
values[4] 741 1 T13 11 T15 2 T16 1
values[5] 449 1 T10 8 T16 4 T190 1
values[6] 770 1 T100 7 T113 25 T111 26
values[7] 625 1 T84 9 T78 6 T123 3
values[8] 922 1 T84 22 T55 13 T81 23
values[9] 155 1 T55 9 T191 12 T119 8
minimum 17253 1 T22 1 T24 1 T25 1



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22100 1 T22 1 T24 1 T25 1
auto[1] 3530 1 T10 5 T12 2 T13 10



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T12 7 T20 1 T30 14
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T20 1 T86 11 T193 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T10 6 T21 1 T195 22
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 99 1 T93 1 T113 9 T94 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 262 1 T17 9 T113 4 T85 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 256 1 T84 13 T103 1 T96 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1098 1 T14 3 T19 10 T53 25
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T111 14 T85 2 T97 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T15 1 T17 1 T20 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T13 11 T16 1 T55 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T190 1 T33 5 T95 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T10 1 T16 3 T195 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T100 7 T95 1 T112 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T113 11 T111 12 T86 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T84 9 T115 1 T119 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T78 4 T123 3 T200 16
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 266 1 T55 11 T194 12 T97 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T84 12 T81 11 T104 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 34 1 T191 1 T119 8 T245 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 44 1 T55 3 T246 1 T110 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17111 1 T11 148 T12 1 T16 80
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T182 8 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 251 1 T12 2 T30 12 T121 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T86 9 T193 10 T114 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T10 2 T21 4 T195 21
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T93 14 T113 8 T94 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T113 8 T85 14 T189 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T84 13 T96 7 T118 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 930 1 T116 6 T92 27 T101 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T111 12 T85 1 T97 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T15 1 T17 1 T194 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T99 14 T191 2 T131 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 85 1 T33 3 T95 2 T139 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 79 1 T10 7 T16 1 T195 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T112 9 T200 11 T106 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T113 14 T111 14 T86 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T119 2 T219 6 T109 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 100 1 T78 2 T200 2 T221 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T55 2 T194 11 T215 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T84 10 T81 12 T199 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 46 1 T191 11 T247 13 T248 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 31 1 T55 6 T210 11 T146 14
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 126 1 T22 1 T24 1 T25 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T182 8 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T237 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 40 1 T211 6 T50 1 T249 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 21 1 T105 10 T226 11 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T12 7 T30 14 T121 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T20 1 T94 6 T193 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T10 6 T20 1 T21 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T93 1 T86 11 T96 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T17 9 T189 1 T154 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T84 13 T103 1 T113 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T113 4 T148 8 T85 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T85 1 T98 1 T46 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1208 1 T14 3 T17 1 T19 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T13 11 T55 10 T103 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T15 1 T20 1 T190 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T10 1 T16 4 T99 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T95 1 T213 10 T106 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T113 11 T111 12 T104 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T84 9 T100 7 T112 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T78 4 T86 1 T117 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 317 1 T55 11 T194 12 T97 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 298 1 T84 12 T55 3 T81 11
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17111 1 T11 148 T12 1 T16 80
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T237 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 60 1 T211 4 T50 12 T249 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T226 13 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T12 2 T30 12 T121 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T94 1 T193 10 T114 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T10 2 T21 4 T195 21
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T93 14 T86 9 T96 18
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T189 12 T154 4 T196 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T84 13 T113 8 T96 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T113 8 T148 2 T85 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T85 1 T46 10 T222 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 961 1 T17 1 T116 6 T92 27
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T111 12 T97 8 T191 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T15 1 T33 3 T139 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T10 7 T16 1 T99 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 86 1 T106 3 T207 3 T156 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T113 14 T111 14 T205 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T112 9 T200 11 T119 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T78 2 T86 3 T117 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 314 1 T55 2 T194 11 T191 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T84 10 T55 6 T81 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 126 1 T22 1 T24 1 T25 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 303 1 T12 7 T20 1 T30 19
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T20 1 T86 10 T193 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T10 3 T21 5 T195 23
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T93 15 T113 9 T94 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 246 1 T17 1 T113 9 T85 15
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T84 14 T103 1 T96 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1242 1 T14 3 T19 1 T53 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T111 13 T85 3 T97 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T15 2 T17 2 T20 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T13 1 T16 1 T55 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T190 1 T33 4 T95 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T10 8 T16 3 T195 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T100 1 T95 1 T112 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T113 15 T111 15 T86 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T84 1 T115 1 T119 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T78 6 T123 1 T200 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 282 1 T55 3 T194 12 T97 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T84 11 T81 13 T104 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 54 1 T191 12 T119 1 T245 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 40 1 T55 7 T246 1 T110 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17237 1 T22 1 T24 1 T25 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T182 9 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T12 2 T30 7 T121 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T86 10 T193 10 T104 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T10 5 T195 20 T231 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 72 1 T113 8 T94 2 T141 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T17 8 T113 3 T85 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T84 12 T118 9 T122 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 786 1 T19 9 T53 22 T54 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T111 13 T97 7 T227 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T194 5 T99 12 T118 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T13 10 T55 9 T99 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T33 4 T95 5 T139 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T16 1 T195 6 T123 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T100 6 T112 10 T213 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T113 10 T111 11 T117 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T84 8 T119 2 T219 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 98 1 T123 2 T200 15 T221 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T55 10 T194 11 T215 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T84 11 T81 10 T104 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 26 1 T119 7 T247 4 T250 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 35 1 T55 2 T210 6 T251 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 7 1 T182 7 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 3 1 T237 3 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 68 1 T211 5 T50 13 T249 8
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T105 1 T226 14 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T12 7 T30 19 T121 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T20 1 T94 5 T193 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T10 3 T20 1 T21 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T93 15 T86 10 T96 19
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T17 1 T189 13 T154 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T84 14 T103 1 T113 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T113 9 T148 3 T85 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T85 2 T98 1 T46 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1294 1 T14 3 T17 2 T19 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T13 1 T55 1 T103 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T15 2 T20 1 T190 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T10 8 T16 4 T99 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T95 1 T213 1 T106 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T113 15 T111 15 T104 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T84 1 T100 1 T112 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T78 6 T86 4 T117 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 387 1 T55 3 T194 12 T97 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 303 1 T84 11 T55 7 T81 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17237 1 T22 1 T24 1 T25 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 32 1 T211 5 T252 13 T253 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 19 1 T105 9 T226 10 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 86 1 T12 2 T30 7 T121 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 91 1 T94 2 T193 10 T104 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T10 5 T195 20 T131 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 111 1 T86 10 T240 11 T168 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T17 8 T154 2 T196 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T84 12 T113 8 T118 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 103 1 T113 3 T148 7 T85 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T205 2 T222 11 T240 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 875 1 T19 9 T53 22 T54 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T13 10 T55 9 T111 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T33 4 T139 1 T99 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T16 1 T99 12 T195 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T213 9 T106 9 T207 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T113 10 T111 11 T104 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T84 8 T100 6 T112 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T117 1 T200 15 T107 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T55 10 T194 11 T119 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T84 11 T55 2 T81 10



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22100 1 T22 1 T24 1 T25 1
auto[1] auto[0] 3530 1 T10 5 T12 2 T13 10

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%