dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 25892 1 T1 3 T2 20 T3 29



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22654 1 T1 2 T2 20 T4 7
auto[ADC_CTRL_FILTER_COND_OUT] 3238 1 T1 1 T3 29 T4 3



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20246 1 T1 3 T2 20 T3 29
auto[1] 5646 1 T4 6 T5 32 T7 1



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21867 1 T1 3 T2 20 T3 14
auto[1] 4025 1 T3 15 T4 7 T6 7



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 9 1 T12 2 T152 1 T297 6
values[0] 67 1 T72 31 T200 8 T274 28
values[1] 584 1 T6 15 T8 5 T9 1
values[2] 779 1 T1 2 T147 5 T39 10
values[3] 783 1 T18 6 T198 12 T178 1
values[4] 2751 1 T3 29 T4 6 T5 32
values[5] 577 1 T7 1 T18 11 T247 1
values[6] 711 1 T9 20 T168 1 T47 1
values[7] 435 1 T4 4 T8 3 T9 5
values[8] 739 1 T1 1 T47 1 T18 12
values[9] 1201 1 T16 21 T20 15 T190 32
minimum 17256 1 T2 20 T8 156 T21 15



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 892 1 T6 15 T8 5 T9 1
values[1] 656 1 T1 2 T147 5 T219 6
values[2] 800 1 T3 29 T17 21 T18 6
values[3] 2753 1 T4 6 T5 32 T7 1
values[4] 614 1 T168 1 T18 11 T146 4
values[5] 586 1 T4 4 T8 3 T9 20
values[6] 555 1 T9 5 T149 3 T198 9
values[7] 557 1 T1 1 T47 1 T18 12
values[8] 1075 1 T20 15 T190 32 T151 1
values[9] 125 1 T16 21 T12 2 T61 2
minimum 17279 1 T2 20 T8 156 T21 15



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22160 1 T1 3 T2 20 T3 16
auto[1] 3732 1 T3 13 T5 29 T6 7



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T8 3 T62 1 T16 3
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T6 8 T9 1 T198 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T1 1 T147 5 T39 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T1 1 T219 1 T133 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T18 6 T152 1 T232 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T3 14 T17 10 T198 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1407 1 T4 1 T5 32 T10 32
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T4 1 T7 1 T146 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T168 1 T18 11 T146 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T146 1 T134 5 T275 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T4 1 T8 2 T47 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T9 1 T17 14 T147 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T259 1 T249 14 T239 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T9 1 T149 3 T198 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T1 1 T47 1 T102 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 103 1 T18 12 T19 11 T148 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 272 1 T20 15 T151 1 T38 16
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 337 1 T190 15 T178 1 T154 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 48 1 T12 1 T285 1 T245 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 22 1 T16 11 T61 1 T193 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17097 1 T2 20 T8 156 T21 15
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T76 11 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T8 2 T16 4 T187 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T6 7 T72 16 T74 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T220 15 T73 5 T224 16
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T219 5 T264 10 T298 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T232 2 T108 12 T229 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T3 15 T17 11 T219 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1030 1 T4 2 T150 20 T225 24
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T4 2 T146 14 T76 16
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T19 4 T231 2 T241 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T146 2 T134 3 T255 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T4 3 T8 1 T13 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T9 19 T17 2 T267 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T259 7 T249 14 T239 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T9 4 T222 14 T158 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T102 5 T72 2 T73 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 80 1 T19 7 T39 2 T12 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T38 12 T247 3 T224 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T190 17 T14 5 T182 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 19 1 T12 1 T245 5 T299 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 36 1 T16 10 T61 1 T193 17
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 159 1 T132 3 T133 2 T134 4
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T76 12 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 2 1 T12 1 T152 1 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 4 1 T297 4 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T72 15 T200 1 T274 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T8 3 T62 1 T16 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T6 8 T9 1 T198 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 275 1 T1 1 T147 5 T220 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T1 1 T39 4 T300 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T18 6 T39 1 T152 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T198 12 T178 1 T219 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1390 1 T4 1 T5 32 T10 32
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T3 14 T4 1 T17 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T18 11 T247 1 T159 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T7 1 T134 5 T275 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T168 1 T47 1 T146 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T9 1 T146 1 T147 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T4 1 T8 2 T152 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T9 1 T17 14 T149 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T1 1 T47 1 T247 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T18 12 T19 11 T148 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 329 1 T20 15 T151 1 T38 16
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 356 1 T16 11 T190 15 T178 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17097 1 T2 20 T8 156 T21 15
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 1 1 T12 1 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T297 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T72 16 T200 7 T274 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 96 1 T8 2 T16 4 T187 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T6 7 T74 15 T76 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T220 15 T232 2 T161 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T39 6 T298 1 T270 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T108 12 T229 11 T238 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T219 17 T108 11 T227 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1044 1 T4 2 T150 20 T225 24
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T3 15 T4 2 T17 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T231 2 T240 4 T301 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T134 3 T229 14 T57 17
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T19 4 T13 4 T63 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T9 19 T146 2 T267 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T4 3 T8 1 T249 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 57 1 T9 4 T17 2 T222 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T247 3 T102 5 T72 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T19 7 T39 2 T14 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 259 1 T38 12 T224 2 T55 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 257 1 T16 10 T190 17 T12 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 159 1 T132 3 T133 2 T134 4



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 250 1 T8 5 T62 1 T16 5
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 274 1 T6 8 T9 1 T198 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T1 1 T147 1 T39 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T1 1 T219 6 T133 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T18 1 T152 1 T232 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 259 1 T3 16 T17 12 T198 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1376 1 T4 3 T5 3 T10 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T4 3 T7 1 T146 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T168 1 T18 1 T146 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T146 3 T134 6 T275 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T4 4 T8 2 T47 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T9 20 T17 3 T147 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T259 8 T249 15 T239 4
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T9 5 T149 1 T198 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T1 1 T47 1 T102 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T18 1 T19 8 T148 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 282 1 T20 1 T151 1 T38 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 306 1 T190 18 T178 1 T154 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 27 1 T12 2 T285 1 T245 6
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 40 1 T16 11 T61 2 T193 18
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17256 1 T2 20 T8 156 T21 15
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T76 13 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T16 2 T187 13 T161 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T6 7 T198 8 T157 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T147 4 T220 13 T154 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T264 12 T300 6 T302 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T18 5 T108 9 T229 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T3 13 T17 9 T198 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1061 1 T5 29 T10 29 T281 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T76 14 T229 14 T57 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T18 10 T19 4 T149 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T134 2 T255 12 T217 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T8 1 T13 9 T63 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 83 1 T17 13 T147 7 T155 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T249 13 T239 3 T256 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T149 2 T198 8 T222 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T102 5 T72 2 T73 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 79 1 T18 11 T19 10 T39 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T20 14 T38 15 T169 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 275 1 T190 14 T154 11 T169 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 40 1 T245 12 T303 13 T299 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T16 10 T194 8 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T76 10 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum , values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 3 1 T12 2 T152 1 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 4 1 T297 4 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 41 1 T72 17 T200 8 T274 16
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T8 5 T62 1 T16 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T6 8 T9 1 T198 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 279 1 T1 1 T147 1 T220 16
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T1 1 T39 10 T300 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T18 1 T39 1 T152 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T198 1 T178 1 T219 19
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1384 1 T4 3 T5 3 T10 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T3 16 T4 3 T17 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T18 1 T247 1 T159 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T7 1 T134 6 T275 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T168 1 T47 1 T146 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T9 20 T146 3 T147 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T4 4 T8 2 T152 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 84 1 T9 5 T17 3 T149 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 255 1 T1 1 T47 1 T247 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T18 1 T19 8 T148 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 327 1 T20 1 T151 1 T38 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 319 1 T16 11 T190 18 T178 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17256 1 T2 20 T8 156 T21 15
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T297 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T72 14 T274 12 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 75 1 T16 2 T187 13 T170 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T6 7 T198 8 T157 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T147 4 T220 13 T154 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T300 6 T302 2 T296 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T18 5 T108 9 T229 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T198 11 T108 5 T227 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1050 1 T5 29 T10 29 T281 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T3 13 T17 9 T13 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T18 10 T242 7 T240 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 103 1 T134 2 T229 14 T57 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T19 4 T149 4 T13 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T147 7 T155 13 T267 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T8 1 T249 13 T239 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 103 1 T17 13 T149 2 T198 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T102 5 T72 2 T73 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T18 11 T19 10 T39 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 261 1 T20 14 T38 15 T169 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 294 1 T16 10 T190 14 T12 8



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22160 1 T1 3 T2 20 T3 16
auto[1] auto[0] 3732 1 T3 13 T5 29 T6 7

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%