dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 25892 1 T1 3 T2 20 T3 29



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 20154 1 T1 2 T2 20 T4 7
auto[ADC_CTRL_FILTER_COND_OUT] 5738 1 T1 1 T3 29 T4 3



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20293 1 T1 2 T2 20 T4 6
auto[1] 5599 1 T1 1 T3 29 T4 4



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21867 1 T1 3 T2 20 T3 14
auto[1] 4025 1 T3 15 T4 7 T6 7



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 63 1 T169 9 T292 25 T304 11
values[0] 28 1 T187 21 T265 4 T305 1
values[1] 549 1 T4 6 T7 1 T9 1
values[2] 709 1 T4 4 T8 5 T151 1
values[3] 696 1 T18 11 T146 16 T147 5
values[4] 648 1 T6 15 T62 1 T47 1
values[5] 736 1 T9 20 T17 16 T149 16
values[6] 876 1 T1 1 T8 3 T9 5
values[7] 541 1 T3 29 T155 14 T148 1
values[8] 708 1 T16 21 T168 1 T18 6
values[9] 3082 1 T1 2 T5 32 T10 32
minimum 17256 1 T2 20 T8 156 T21 15



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 857 1 T4 6 T7 1 T9 1
values[1] 2683 1 T4 4 T5 32 T8 5
values[2] 733 1 T47 1 T146 15 T19 18
values[3] 649 1 T6 15 T9 20 T62 1
values[4] 819 1 T8 3 T17 16 T147 8
values[5] 761 1 T1 1 T9 5 T155 14
values[6] 572 1 T3 29 T47 1 T39 4
values[7] 611 1 T1 1 T16 21 T168 1
values[8] 875 1 T1 1 T168 1 T190 32
values[9] 61 1 T16 7 T148 1 T169 9
minimum 17271 1 T2 20 T8 156 T21 15



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22160 1 T1 3 T2 20 T3 16
auto[1] 3732 1 T3 13 T5 29 T6 7



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T4 1 T17 10 T187 14
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 279 1 T4 1 T7 1 T9 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T4 1 T8 3 T247 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1355 1 T5 32 T10 32 T11 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T147 5 T198 12 T247 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 274 1 T47 1 T146 1 T19 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T6 8 T9 1 T19 6
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T62 1 T133 1 T159 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T8 2 T147 8 T13 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 272 1 T17 14 T148 1 T102 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T1 1 T9 1 T155 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T149 16 T148 1 T39 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T47 1 T39 2 T12 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T3 14 T232 1 T275 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T168 1 T18 6 T20 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T1 1 T16 11 T108 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 265 1 T1 1 T168 1 T152 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T190 15 T219 1 T76 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 20 1 T148 1 T169 9 T56 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T16 3 T226 1 T306 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17108 1 T2 20 T8 156 T21 15
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T4 2 T17 11 T187 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T4 2 T146 2 T73 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 87 1 T4 3 T8 2 T219 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1098 1 T150 20 T225 24 T251 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T247 3 T85 8 T197 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T146 14 T19 7 T220 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T6 7 T9 19 T19 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T14 16 T74 15 T224 16
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T8 1 T13 4 T292 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T17 2 T102 5 T76 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T9 4 T12 1 T108 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T232 2 T14 5 T72 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T39 2 T12 1 T228 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 95 1 T3 15 T76 16 T261 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T38 12 T134 3 T13 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T16 10 T108 11 T224 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T222 14 T73 10 T224 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T190 17 T219 12 T76 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 11 1 T250 9 T31 2 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T16 4 T226 1 T307 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 163 1 T132 3 T133 2 T134 4



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 11 1 T169 9 T304 1 T193 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T292 14 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 17 1 T187 14 T265 2 T308 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T305 1 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T4 1 T17 10 T178 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T4 1 T7 1 T9 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T4 1 T8 3 T219 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T151 1 T198 9 T12 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T147 5 T198 12 T247 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 266 1 T18 11 T146 2 T152 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T6 8 T19 6 T149 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T62 1 T47 1 T19 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T9 1 T13 10 T157 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T17 14 T149 16 T148 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 243 1 T1 1 T8 2 T9 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T39 1 T227 8 T72 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T155 14 T39 2 T12 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T3 14 T148 1 T232 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T168 1 T18 6 T38 16
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T16 11 T108 6 T76 28
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 284 1 T1 1 T168 1 T20 15
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1455 1 T1 1 T5 32 T10 32
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17097 1 T2 20 T8 156 T21 15
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 27 1 T304 10 T193 17 - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T292 11 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 10 1 T187 7 T265 2 T308 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T4 2 T17 11 T73 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T4 2 T146 2 T73 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T4 3 T8 2 T219 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T110 13 T255 9 T304 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 70 1 T247 3 T167 2 T55 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T146 14 T220 15 T161 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T6 7 T19 4 T39 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T19 7 T72 2 T74 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T9 19 T13 4 T238 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T17 2 T102 5 T14 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T8 1 T9 4 T12 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T72 16 T76 12 T167 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T39 2 T12 1 T229 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 81 1 T3 15 T232 2 T14 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T38 12 T134 3 T13 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T16 10 T108 11 T76 31
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T222 14 T73 10 T224 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1224 1 T16 4 T190 17 T150 20
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 159 1 T132 3 T133 2 T134 4



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T4 3 T17 12 T187 8
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 259 1 T4 3 T7 1 T9 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T4 4 T8 5 T247 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1434 1 T5 3 T10 3 T11 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T147 1 T198 1 T247 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T47 1 T146 15 T19 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T6 8 T9 20 T19 6
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T62 1 T133 1 T159 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T8 2 T147 1 T13 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 293 1 T17 3 T148 1 T102 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 240 1 T1 1 T9 5 T155 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T149 1 T148 1 T39 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T47 1 T39 3 T12 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T3 16 T232 1 T275 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T168 1 T18 1 T20 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T1 1 T16 11 T108 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T1 1 T168 1 T152 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 285 1 T190 18 T219 13 T76 16
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 20 1 T148 1 T169 1 T56 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T16 5 T226 2 T306 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17261 1 T2 20 T8 156 T21 15
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T17 9 T187 13 T157 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T18 11 T149 2 T236 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 103 1 T227 12 T63 2 T167 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1019 1 T5 29 T10 29 T18 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T147 4 T198 11 T260 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T19 10 T220 13 T154 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T6 7 T19 4 T149 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T74 13 T224 16 T302 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T8 1 T147 7 T13 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T17 13 T102 5 T76 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T155 13 T12 1 T169 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T149 15 T14 2 T227 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T39 1 T154 11 T228 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T3 13 T76 14 T261 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T18 5 T20 14 T38 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T16 10 T108 5 T224 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T222 12 T157 8 T73 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T190 14 T76 12 T162 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 11 1 T169 8 T56 2 T31 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 7 1 T16 2 T307 2 T309 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 10 1 T91 10 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 30 1 T169 1 T304 11 T193 18
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T292 12 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 13 1 T187 8 T265 3 T308 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T305 1 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T4 3 T17 12 T178 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T4 3 T7 1 T9 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T4 4 T8 5 T219 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T151 1 T198 1 T12 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 96 1 T147 1 T198 1 T247 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 272 1 T18 1 T146 16 T152 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T6 8 T19 6 T149 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T62 1 T47 1 T19 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T9 20 T13 5 T157 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T17 3 T149 1 T148 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 265 1 T1 1 T8 2 T9 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T39 1 T227 1 T72 17
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T155 1 T39 3 T12 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T3 16 T148 1 T232 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T168 1 T18 1 T38 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T16 11 T108 12 T76 33
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T1 1 T168 1 T20 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1580 1 T1 1 T5 3 T10 3
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17256 1 T2 20 T8 156 T21 15
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 8 1 T169 8 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T292 13 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 14 1 T187 13 T265 1 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 98 1 T17 9 T157 2 T73 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T18 11 T149 2 T73 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T227 12 T63 2 T60 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T198 8 T12 7 T236 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T147 4 T198 11 T167 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T18 10 T220 13 T154 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 89 1 T6 7 T19 4 T149 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T19 10 T169 9 T72 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T13 9 T157 2 T238 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T17 13 T149 15 T102 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T8 1 T147 7 T12 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T227 7 T72 14 T76 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T155 13 T39 1 T154 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T3 13 T14 2 T224 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T18 5 T38 15 T134 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T16 10 T108 5 T76 26
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T20 14 T198 8 T222 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1099 1 T5 29 T10 29 T16 2



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22160 1 T1 3 T2 20 T3 16
auto[1] auto[0] 3732 1 T3 13 T5 29 T6 7

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%