dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 25892 1 T1 3 T2 20 T3 29



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22585 1 T1 2 T2 20 T4 10
auto[ADC_CTRL_FILTER_COND_OUT] 3307 1 T1 1 T3 29 T7 1



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20246 1 T1 2 T2 20 T3 29
auto[1] 5646 1 T1 1 T4 7 T5 32



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21867 1 T1 3 T2 20 T3 14
auto[1] 4025 1 T3 15 T4 7 T6 7



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 153 1 T168 1 T149 5 T13 21
values[0] 16 1 T263 15 T258 1 - -
values[1] 651 1 T4 3 T9 5 T62 1
values[2] 658 1 T1 1 T9 1 T16 7
values[3] 702 1 T1 1 T8 5 T16 21
values[4] 632 1 T9 20 T17 21 T20 15
values[5] 552 1 T6 15 T146 15 T38 28
values[6] 679 1 T18 11 T146 3 T147 8
values[7] 820 1 T7 1 T47 1 T147 5
values[8] 644 1 T1 1 T4 4 T18 6
values[9] 3129 1 T3 29 T4 3 T5 32
minimum 17256 1 T2 20 T8 156 T21 15



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 556 1 T1 1 T4 3 T9 5
values[1] 743 1 T9 1 T16 28 T19 9
values[2] 683 1 T1 1 T8 5 T17 21
values[3] 497 1 T9 20 T20 15 T152 1
values[4] 626 1 T6 15 T18 11 T146 15
values[5] 778 1 T146 3 T147 8 T169 19
values[6] 2935 1 T1 1 T4 4 T5 32
values[7] 663 1 T8 3 T18 6 T19 18
values[8] 819 1 T3 29 T4 3 T168 1
values[9] 116 1 T159 1 T310 15 T294 7
minimum 17476 1 T2 20 T8 156 T21 15



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22160 1 T1 3 T2 20 T3 16
auto[1] 3732 1 T3 13 T5 29 T6 7



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T1 1 T4 1 T17 14
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T9 1 T62 1 T18 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T9 1 T155 14 T198 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T16 14 T19 5 T149 16
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T1 1 T17 10 T247 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T8 3 T146 1 T39 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T20 15 T232 1 T221 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T9 1 T152 1 T134 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T6 8 T72 15 T260 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T18 11 T146 1 T38 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T146 1 T108 6 T161 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T147 8 T169 19 T102 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1412 1 T4 1 T5 32 T10 32
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T1 1 T7 1 T147 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T187 14 T156 1 T39 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T8 2 T18 6 T19 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T4 1 T149 5 T151 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T3 14 T168 1 T156 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 37 1 T159 1 T310 15 T294 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 33 1 T311 13 T234 15 T312 5
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17158 1 T2 20 T8 156 T21 15
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 56 1 T149 3 T148 1 T108 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T4 2 T17 2 T39 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 96 1 T9 4 T232 2 T263 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T224 16 T228 1 T199 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T16 14 T19 4 T12 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T17 11 T63 2 T73 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T8 2 T12 1 T264 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T249 14 T238 5 T228 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T9 19 T134 3 T164 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T6 7 T72 16 T170 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T146 14 T38 12 T161 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T146 2 T108 11 T161 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T102 5 T73 5 T55 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1144 1 T4 3 T190 17 T150 20
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T220 15 T222 14 T110 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T187 7 T39 6 T224 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T8 1 T19 7 T74 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T4 2 T247 3 T219 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T3 15 T13 10 T255 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T313 16 - - - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 30 1 T311 13 T234 14 T312 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 203 1 T219 12 T132 3 T133 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 59 1 T108 12 T14 5 T30 1



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 35 1 T149 5 T170 5 T294 7
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 67 1 T168 1 T13 11 T300 7
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T263 1 T258 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T4 1 T168 1 T47 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T9 1 T62 1 T18 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T1 1 T9 1 T155 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T16 3 T19 5 T148 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T1 1 T198 12 T247 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T8 3 T16 11 T146 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T17 10 T20 15 T232 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T9 1 T152 1 T134 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T6 8 T72 15 T260 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T146 1 T38 16 T161 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T146 1 T161 6 T223 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 263 1 T18 11 T147 8 T169 19
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T47 1 T190 15 T108 6
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T7 1 T147 5 T110 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T4 1 T178 1 T156 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T1 1 T18 6 T19 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1504 1 T4 1 T5 32 T10 32
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T3 14 T8 2 T148 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17097 1 T2 20 T8 156 T21 15
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 15 1 T170 6 T283 7 T69 2
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 36 1 T13 10 T183 11 T314 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T263 14 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T4 2 T17 2 T219 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T9 4 T108 12 T14 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T229 10 T228 1 T199 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T16 4 T19 4 T232 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T73 1 T167 4 T224 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T8 2 T16 10 T12 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T17 11 T63 2 T249 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T9 19 T134 3 T240 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 80 1 T6 7 T72 16 T267 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T146 14 T38 12 T161 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T146 2 T161 5 T170 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T102 5 T73 5 T224 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T190 17 T108 11 T14 16
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T110 13 T76 15 T259 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T4 3 T39 6 T227 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T19 7 T220 15 T222 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1178 1 T4 2 T187 7 T150 20
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T3 15 T8 1 T226 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 159 1 T132 3 T133 2 T134 4



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T1 1 T4 3 T17 3
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T9 5 T62 1 T18 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 261 1 T9 1 T155 1 T198 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T16 16 T19 5 T149 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T1 1 T17 12 T247 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T8 5 T146 1 T39 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T20 1 T232 1 T221 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T9 20 T152 1 T134 6
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T6 8 T72 17 T260 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T18 1 T146 15 T38 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T146 3 T108 12 T161 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T147 1 T169 2 T102 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1481 1 T4 4 T5 3 T10 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T1 1 T7 1 T147 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T187 8 T156 1 T39 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T8 2 T18 1 T19 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T4 3 T149 1 T151 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T3 16 T168 1 T156 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 20 1 T159 1 T310 1 T294 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 33 1 T311 14 T234 15 T312 4
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17312 1 T2 20 T8 156 T21 15
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 73 1 T149 1 T148 1 T108 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T17 13 T39 1 T12 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T18 11 T242 7 T265 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T155 13 T198 11 T154 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T16 12 T19 4 T149 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T17 9 T236 11 T63 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T264 8 T240 13 T294 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T20 14 T162 3 T249 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 87 1 T134 2 T164 1 T228 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T6 7 T72 14 T260 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T18 10 T38 15 T161 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T108 5 T161 5 T261 23
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T147 7 T169 17 T102 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1075 1 T5 29 T10 29 T281 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T147 4 T220 13 T222 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T187 13 T157 2 T224 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T8 1 T18 5 T19 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T149 4 T72 2 T73 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T3 13 T13 10 T157 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 33 1 T310 14 T294 6 T313 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 30 1 T311 12 T234 14 T312 4
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 49 1 T198 8 T167 4 T276 4
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 42 1 T149 2 T108 9 T14 2



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [values[0]] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 24 1 T149 1 T170 7 T294 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 47 1 T168 1 T13 11 T300 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T263 15 T258 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T4 3 T168 1 T47 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T9 5 T62 1 T18 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T1 1 T9 1 T155 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T16 5 T19 5 T148 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T1 1 T198 1 T247 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T8 5 T16 11 T146 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 233 1 T17 12 T20 1 T232 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T9 20 T152 1 T134 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T6 8 T72 17 T260 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T146 15 T38 13 T161 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T146 3 T161 6 T223 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T18 1 T147 1 T169 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 275 1 T47 1 T190 18 T108 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T7 1 T147 1 T110 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T4 4 T178 1 T156 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T1 1 T18 1 T19 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1550 1 T4 3 T5 3 T10 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 257 1 T3 16 T8 2 T148 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17256 1 T2 20 T8 156 T21 15
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 26 1 T149 4 T170 4 T294 6
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 56 1 T13 10 T300 6 T183 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T17 13 T198 8 T39 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T18 11 T149 2 T108 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T155 13 T154 7 T169 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T16 2 T19 4 T242 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T198 11 T236 11 T73 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T16 10 T149 15 T12 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T17 9 T20 14 T63 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 98 1 T134 2 T228 7 T257 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 92 1 T6 7 T72 14 T260 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T38 15 T161 12 T164 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 80 1 T161 5 T170 2 T255 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T18 10 T147 7 T169 17
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T190 14 T108 5 T315 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T147 4 T76 12 T182 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T227 12 T157 2 T224 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T18 5 T19 10 T198 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1132 1 T5 29 T10 29 T281 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T3 13 T8 1 T157 8



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22160 1 T1 3 T2 20 T3 16
auto[1] auto[0] 3732 1 T3 13 T5 29 T6 7

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%