dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26166 1 T1 1 T2 10 T3 35



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22499 1 T1 1 T2 10 T3 35
auto[ADC_CTRL_FILTER_COND_OUT] 3667 1 T5 3 T7 1 T9 8



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20306 1 T2 10 T5 1 T6 20
auto[1] 5860 1 T1 1 T3 35 T5 2



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22173 1 T1 1 T2 10 T3 35
auto[1] 3993 1 T9 6 T10 23 T11 8



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 160 1 T135 14 T142 15 T136 2
values[0] 16 1 T304 1 T105 15 - -
values[1] 615 1 T47 1 T227 7 T152 1
values[2] 3074 1 T1 1 T3 35 T11 9
values[3] 705 1 T5 1 T28 1 T221 7
values[4] 740 1 T9 7 T37 11 T151 38
values[5] 745 1 T25 10 T221 33 T130 39
values[6] 736 1 T5 1 T9 1 T10 13
values[7] 714 1 T221 3 T47 22 T138 2
values[8] 656 1 T5 1 T10 23 T25 11
values[9] 979 1 T7 2 T9 6 T26 29
minimum 17026 1 T2 10 T6 20 T8 12



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 822 1 T25 25 T27 5 T47 1
values[1] 2978 1 T1 1 T3 35 T11 9
values[2] 621 1 T5 1 T9 7 T28 1
values[3] 814 1 T25 10 T37 11 T151 38
values[4] 668 1 T221 33 T17 4 T223 1
values[5] 669 1 T5 1 T9 1 T10 13
values[6] 833 1 T5 1 T25 11 T221 3
values[7] 590 1 T9 6 T10 23 T48 22
values[8] 869 1 T7 2 T26 29 T28 1
values[9] 102 1 T269 1 T305 1 T196 12
minimum 17200 1 T2 10 T6 20 T8 12



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21952 1 T1 1 T2 10 T3 3
auto[1] 4214 1 T3 32 T9 4 T10 11



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 262 1 T47 1 T227 3 T152 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T25 17 T27 4 T141 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1649 1 T1 1 T3 35 T11 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T221 7 T137 1 T139 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T28 1 T16 5 T146 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T5 1 T9 5 T153 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T25 7 T37 11 T130 19
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T151 28 T222 1 T70 17
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T265 1 T266 24 T267 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T221 18 T17 4 T223 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T47 10 T71 6 T179 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T5 1 T9 1 T10 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T25 6 T221 3 T227 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 266 1 T5 1 T47 11 T18 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T9 4 T141 1 T142 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T10 12 T48 13 T227 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T7 1 T26 15 T165 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 269 1 T7 1 T28 1 T37 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T305 1 T306 1 T273 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T269 1 T196 1 T201 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16923 1 T2 10 T6 20 T8 12
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 39 1 T233 1 T139 7 T304 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T227 4 T220 3 T154 15
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T25 8 T27 1 T138 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 994 1 T11 8 T140 28 T166 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T137 1 T139 9 T148 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T16 2 T170 6 T229 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T9 2 T36 7 T243 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T25 3 T130 20 T144 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T151 10 T222 2 T73 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T266 22 T242 1 T160 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T221 15 T143 1 T137 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T47 6 T235 13 T259 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T10 12 T26 8 T33 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T25 5 T227 8 T143 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T47 11 T18 2 T182 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 86 1 T9 2 T220 3 T182 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T10 11 T48 9 T227 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T26 14 T138 11 T232 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T33 1 T71 11 T84 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 17 1 T306 8 T273 9 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 55 1 T196 11 T201 7 T307 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 182 1 T9 2 T33 3 T34 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 56 1 T233 13 T139 9 T239 21



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 43 1 T232 1 T231 1 T157 13
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T135 14 T142 15 T136 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T304 1 T105 11 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T47 1 T227 3 T152 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T233 1 T139 8 T20 16
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1668 1 T1 1 T3 35 T11 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T25 17 T27 4 T141 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T28 1 T16 5 T224 18
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T5 1 T221 7 T153 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T37 11 T144 12 T143 14
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T9 5 T151 28 T70 17
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T25 7 T130 19 T265 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 290 1 T221 18 T222 1 T17 4
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T47 10 T71 6 T203 4
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T5 1 T9 1 T10 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T221 3 T138 1 T179 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 269 1 T47 11 T18 2 T182 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T25 6 T227 1 T34 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T5 1 T10 12 T48 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T7 1 T9 4 T26 15
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 272 1 T7 1 T28 1 T37 7
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16890 1 T2 10 T6 20 T8 12
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 33 1 T232 1 T231 5 T97 3
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 35 1 T71 11 T272 10 T308 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 4 1 T105 4 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T227 4 T154 15 T19 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T233 13 T139 9 T20 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1021 1 T11 8 T140 28 T166 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T25 8 T27 1 T137 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T16 2 T145 12 T203 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T139 9 T36 7 T243 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T144 10 T143 12 T79 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T9 2 T151 10 T228 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T25 3 T130 20 T266 22
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T221 15 T222 2 T143 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T47 6 T235 13 T259 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T10 12 T26 8 T33 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T138 1 T230 9 T149 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T47 11 T18 2 T182 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T25 5 T227 8 T220 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T10 11 T48 9 T227 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T9 2 T26 14 T138 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 265 1 T33 1 T84 12 T225 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 136 1 T9 2 T33 3 T34 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T47 1 T227 5 T152 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T25 9 T27 4 T141 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1323 1 T1 1 T3 3 T11 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T221 1 T137 2 T139 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T28 1 T16 6 T146 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T5 1 T9 5 T153 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T25 4 T37 1 T130 21
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 252 1 T151 12 T222 3 T70 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T265 1 T266 23 T267 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T221 16 T17 2 T223 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T47 7 T71 1 T179 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T5 1 T9 1 T10 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T25 6 T221 1 T227 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T5 1 T47 12 T18 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T9 4 T141 1 T142 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T10 12 T48 10 T227 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T7 1 T26 16 T165 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 264 1 T7 1 T28 1 T37 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 20 1 T305 1 T306 9 T273 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 62 1 T269 1 T196 12 T201 8
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17079 1 T2 10 T6 20 T8 12
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 65 1 T233 14 T139 10 T304 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 221 1 T227 2 T220 3 T154 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T25 16 T27 1 T153 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1320 1 T3 32 T12 18 T13 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T221 6 T139 9 T77 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T16 1 T263 17 T229 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T9 2 T153 14 T36 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T25 6 T37 10 T130 18
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T151 26 T70 16 T191 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T266 23 T160 11 T22 17
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T221 17 T17 2 T137 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T47 9 T71 5 T179 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T26 10 T241 4 T246 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T25 5 T221 2 T136 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T47 10 T18 1 T169 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T9 2 T142 14 T220 20
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T10 11 T48 12 T227 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T26 13 T138 11 T70 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T37 6 T135 13 T163 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 9 1 T273 9 - - - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T274 11 - - - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 26 1 T280 15 T309 2 T296 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 30 1 T139 6 T310 6 T239 18



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 44 1 T232 2 T231 6 T157 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 45 1 T135 1 T142 1 T136 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 6 1 T304 1 T105 5 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T47 1 T227 5 T152 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T233 14 T139 11 T20 20
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1351 1 T1 1 T3 3 T11 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T25 9 T27 4 T141 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T28 1 T16 6 T224 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T5 1 T221 1 T153 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T37 1 T144 11 T143 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T9 5 T151 12 T70 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T25 4 T130 21 T265 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T221 16 T222 3 T17 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T47 7 T71 1 T203 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T5 1 T9 1 T10 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T221 1 T138 2 T179 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T47 12 T18 3 T182 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T25 6 T227 9 T34 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T5 1 T10 12 T48 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 258 1 T7 1 T9 4 T26 16
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 343 1 T7 1 T28 1 T37 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17026 1 T2 10 T6 20 T8 12
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 32 1 T157 12 T97 3 T197 1
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 39 1 T135 13 T142 14 T136 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T105 10 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T227 2 T154 13 T70 19
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T139 6 T20 10 T172 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1338 1 T3 32 T12 18 T13 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T25 16 T27 1 T153 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T16 1 T224 17 T145 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T221 6 T153 14 T139 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T37 10 T144 11 T143 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T9 2 T151 26 T70 16
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T25 6 T130 18 T266 23
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T221 17 T17 2 T137 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T47 9 T71 5 T203 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T26 10 T84 11 T157 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 96 1 T221 2 T179 12 T230 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T47 10 T18 1 T241 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T25 5 T142 14 T136 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T10 11 T48 12 T227 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T9 2 T26 13 T138 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T37 6 T163 8 T179 12



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 21952 1 T1 1 T2 10 T3 3
auto[1] auto[0] 4214 1 T3 32 T9 4 T10 11

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%