dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26057 1 T1 26 T2 8 T3 40



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 20290 1 T1 17 T3 20 T5 51
auto[ADC_CTRL_FILTER_COND_OUT] 5767 1 T1 9 T2 8 T3 20



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20041 1 T1 9 T5 24 T7 1
auto[1] 6016 1 T1 17 T2 8 T3 40



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22024 1 T1 26 T2 1 T3 22
auto[1] 4033 1 T2 7 T3 18 T5 24



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 332 1 T144 17 T226 8 T147 8
values[0] 31 1 T164 3 T323 7 T327 21
values[1] 553 1 T1 1 T5 23 T8 27
values[2] 733 1 T7 1 T10 1 T36 8
values[3] 730 1 T5 27 T8 8 T26 1
values[4] 704 1 T7 1 T22 13 T90 1
values[5] 734 1 T1 17 T3 40 T5 1
values[6] 641 1 T20 21 T142 2 T247 1
values[7] 784 1 T8 20 T10 1 T227 1
values[8] 625 1 T7 11 T89 4 T120 10
values[9] 3157 1 T1 8 T2 8 T4 1
minimum 17033 1 T8 297 T25 107 T37 13



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 652 1 T1 1 T5 23 T8 27
values[1] 2912 1 T2 8 T4 1 T6 39
values[2] 644 1 T5 27 T26 1 T120 11
values[3] 725 1 T1 17 T5 1 T7 1
values[4] 704 1 T3 40 T36 11 T207 11
values[5] 696 1 T10 1 T20 21 T227 1
values[6] 703 1 T8 20 T120 10 T121 22
values[7] 639 1 T7 11 T89 4 T11 7
values[8] 1119 1 T22 31 T209 8 T151 8
values[9] 84 1 T1 8 T128 8 T341 1
minimum 17179 1 T8 297 T25 107 T37 13



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22021 1 T1 3 T2 8 T3 20
auto[1] 4036 1 T1 23 T3 20 T5 24



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T5 12 T8 6 T121 12
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T1 1 T22 15 T58 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T36 8 T207 1 T138 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1686 1 T2 1 T4 1 T6 39
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T5 14 T120 1 T136 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T26 1 T36 15 T161 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T1 17 T5 1 T22 6
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T7 1 T227 1 T47 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T3 12 T207 1 T127 6
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T3 10 T36 11 T142 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T20 13 T227 1 T142 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T10 1 T247 1 T238 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 83 1 T223 14 T30 2 T130 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 268 1 T8 16 T120 1 T121 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 241 1 T7 1 T89 1 T11 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T121 12 T161 1 T223 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 292 1 T209 3 T162 1 T177 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 265 1 T22 14 T151 1 T143 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 36 1 T341 1 T319 1 T325 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T1 8 T128 4 T169 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16929 1 T8 296 T25 107 T37 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 41 1 T124 1 T143 6 T274 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T5 11 T8 21 T121 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T22 10 T137 1 T12 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 95 1 T125 6 T280 9 T330 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 982 1 T2 7 T8 4 T9 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T5 13 T120 10 T136 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T32 4 T320 3 T66 23
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T22 7 T137 12 T122 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T123 8 T257 1 T254 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T3 8 T207 10 T225 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T3 10 T142 7 T122 21
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T20 8 T142 1 T192 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T230 10 T235 10 T231 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T223 14 T234 12 T34 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T8 4 T120 9 T121 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T7 10 T89 3 T11 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T121 12 T223 3 T31 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 282 1 T209 5 T177 9 T217 30
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 280 1 T22 17 T151 7 T143 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 9 1 T327 9 - - - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 24 1 T128 4 T169 1 T321 13
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 169 1 T8 1 T120 6 T58 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 40 1 T143 8 T322 13 T342 8



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 133 1 T177 10 T315 1 T244 15
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 36 1 T144 8 T226 1 T147 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T164 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T323 5 T327 12 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T5 12 T8 6 T120 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T1 1 T22 15 T137 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T36 8 T207 1 T138 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 266 1 T7 1 T10 1 T58 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T5 14 T136 10 T223 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 268 1 T8 4 T26 1 T36 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T22 6 T90 1 T120 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T7 1 T227 1 T47 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T1 17 T3 12 T5 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T3 10 T36 11 T142 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T20 13 T142 1 T225 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T247 1 T122 1 T238 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T227 1 T223 14 T30 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 285 1 T8 16 T10 1 T121 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T7 1 T89 1 T130 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T120 1 T121 12 T223 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T11 4 T209 3 T186 16
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1659 1 T1 8 T2 1 T4 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16899 1 T8 296 T25 107 T37 13
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 99 1 T177 9 T272 4 T180 2
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 64 1 T144 9 T226 7 T147 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T164 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T323 2 T327 9 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T5 11 T8 21 T120 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T22 10 T137 1 T12 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T123 2 T125 6 T35 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T224 12 T233 6 T133 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T5 13 T136 10 T223 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T8 4 T32 7 T134 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T22 7 T120 10 T137 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T123 8 T32 4 T257 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T3 8 T207 10 T225 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T3 10 T142 7 T122 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T20 8 T142 1 T192 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T122 13 T230 10 T254 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T223 14 T234 12 T235 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T8 4 T121 13 T142 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T7 10 T89 3 T33 21
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T120 9 T121 12 T223 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T11 3 T209 5 T186 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1038 1 T2 7 T9 10 T22 17
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 134 1 T8 1 T58 1 T31 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T5 12 T8 24 T121 13
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T1 1 T22 11 T58 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T36 1 T207 1 T138 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1329 1 T2 8 T4 1 T6 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T5 14 T120 11 T136 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T26 1 T36 1 T161 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T1 1 T5 1 T22 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T7 1 T227 1 T47 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T3 9 T207 11 T127 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T3 11 T36 1 T142 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T20 10 T227 1 T142 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T10 1 T247 1 T238 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T223 15 T30 2 T130 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T8 6 T120 10 T121 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T7 11 T89 4 T11 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T121 13 T161 1 T223 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 341 1 T209 6 T162 1 T177 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 338 1 T22 18 T151 8 T143 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 15 1 T341 1 T319 1 T325 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T1 1 T128 5 T169 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17075 1 T8 297 T25 107 T37 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 53 1 T124 1 T143 9 T274 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T5 11 T8 3 T121 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T22 14 T12 3 T240 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T36 7 T296 2 T280 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1339 1 T6 36 T8 1 T21 40
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T5 13 T136 9 T223 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T36 14 T137 5 T127 19
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T1 16 T22 5 T137 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T47 4 T185 11 T123 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T3 11 T127 5 T35 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T3 9 T36 10 T142 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T20 11 T228 12 T146 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T238 2 T230 10 T149 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 43 1 T223 13 T152 10 T235 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T8 14 T121 8 T32 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T11 2 T186 15 T33 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 86 1 T121 11 T229 5 T270 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 233 1 T209 2 T177 9 T217 25
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T22 13 T143 13 T144 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 30 1 T325 9 T311 9 T327 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T1 7 T128 3 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 23 1 T29 9 T281 14 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 28 1 T143 5 T342 11 T323 1



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 117 1 T177 10 T315 1 T244 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 74 1 T144 10 T226 8 T147 8
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 3 1 T164 3 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T323 6 T327 10 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T5 12 T8 24 T120 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T1 1 T22 11 T137 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T36 1 T207 1 T138 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 252 1 T7 1 T10 1 T58 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T5 14 T136 11 T223 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T8 7 T26 1 T36 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T22 8 T90 1 T120 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T7 1 T227 1 T47 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T1 1 T3 9 T5 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T3 11 T36 1 T142 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T20 10 T142 2 T225 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T247 1 T122 14 T238 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T227 1 T223 15 T30 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 260 1 T8 6 T10 1 T121 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T7 11 T89 4 T130 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T120 10 T121 13 T223 4
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 269 1 T11 5 T209 6 T186 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1393 1 T1 1 T2 8 T4 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17033 1 T8 297 T25 107 T37 13
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 115 1 T177 9 T244 14 T272 5
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T144 7 T163 8 T343 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T323 1 T327 11 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T5 11 T8 3 T121 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 98 1 T22 14 T12 3 T240 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T36 7 T123 12 T35 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T224 11 T233 1 T146 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T5 13 T136 9 T223 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T8 1 T36 14 T127 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T22 5 T137 5 T235 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T47 4 T137 5 T127 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T1 16 T3 11 T127 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T3 9 T36 10 T142 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T20 11 T228 12 T146 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T238 2 T230 10 T149 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 75 1 T223 13 T235 4 T261 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T8 14 T121 8 T32 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T33 4 T144 9 T271 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 86 1 T121 11 T229 5 T253 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T11 2 T209 2 T186 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1304 1 T1 7 T6 36 T21 40



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22021 1 T1 3 T2 8 T3 20
auto[1] auto[0] 4036 1 T1 23 T3 20 T5 24

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%