dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 27325 1 T1 27 T2 33 T3 147



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23821 1 T3 129 T4 2 T5 37
auto[ADC_CTRL_FILTER_COND_OUT] 3504 1 T1 27 T2 33 T3 18



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21283 1 T2 22 T3 129 T4 2
auto[1] 6042 1 T1 27 T2 11 T3 18



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23457 1 T1 14 T2 3 T3 136
auto[1] 3868 1 T1 13 T2 30 T3 11



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 182 1 T42 8 T123 27 T275 1
values[0] 61 1 T189 33 T254 5 T255 10
values[1] 725 1 T2 9 T4 1 T6 13
values[2] 3096 1 T5 13 T7 6 T9 1
values[3] 757 1 T2 11 T4 1 T6 11
values[4] 660 1 T4 1 T25 15 T131 3
values[5] 713 1 T2 13 T34 31 T39 8
values[6] 714 1 T208 8 T124 20 T213 13
values[7] 527 1 T3 18 T6 16 T22 1
values[8] 581 1 T5 24 T11 19 T131 9
values[9] 997 1 T1 27 T34 32 T39 5
minimum 18312 1 T3 129 T8 146 T47 18



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 681 1 T2 9 T4 1 T5 13
values[1] 3191 1 T7 6 T9 1 T10 1
values[2] 661 1 T2 11 T4 1 T6 11
values[3] 724 1 T4 1 T39 8 T131 3
values[4] 665 1 T2 13 T34 31 T41 13
values[5] 728 1 T3 18 T208 8 T124 20
values[6] 499 1 T6 16 T22 1 T129 1
values[7] 492 1 T5 24 T11 19 T131 9
values[8] 1003 1 T1 27 T34 32 T42 8
values[9] 127 1 T39 5 T41 17 T126 6
minimum 18554 1 T3 129 T8 146 T47 18



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23119 1 T1 14 T2 33 T3 140
auto[1] 4206 1 T1 13 T3 7 T5 27



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T5 13 T23 1 T13 4
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T2 1 T4 1 T6 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1724 1 T7 1 T9 1 T10 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T126 1 T127 1 T33 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 265 1 T4 1 T6 11 T22 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T2 1 T26 6 T122 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T4 1 T128 1 T78 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T39 8 T131 1 T121 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T34 14 T41 13 T75 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T2 1 T130 1 T125 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T208 8 T124 13 T209 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T3 8 T213 1 T33 4
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T22 1 T30 1 T75 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T6 16 T129 1 T115 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T5 16 T11 14 T208 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T131 1 T115 13 T90 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 282 1 T42 8 T121 9 T130 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 319 1 T1 14 T34 16 T23 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 42 1 T39 5 T126 1 T300 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 31 1 T41 17 T247 1 T323 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18240 1 T3 128 T8 146 T47 18
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 63 1 T41 14 T189 17 T234 4
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T210 9 T223 15 T138 19
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T2 8 T26 10 T53 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1036 1 T7 5 T92 22 T11 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T126 2 T127 1 T33 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T22 2 T123 11 T247 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T2 10 T26 4 T124 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T128 9 T78 4 T153 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T131 2 T121 10 T127 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T34 17 T80 3 T133 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T2 12 T125 4 T31 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T124 7 T209 18 T210 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T3 10 T213 12 T78 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T214 16 T249 18 T250 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 103 1 T115 4 T124 14 T80 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T5 8 T11 5 T208 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 103 1 T131 8 T115 14 T235 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T121 7 T130 9 T12 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T1 13 T34 16 T115 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 32 1 T126 5 T245 11 T252 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 22 1 T247 13 T324 6 T253 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 197 1 T3 1 T66 1 T123 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 54 1 T189 16 T234 4 T255 7



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 67 1 T42 8 T245 11 T325 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 42 1 T123 13 T275 1 T326 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T236 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T189 17 T254 5 T255 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T23 1 T89 10 T13 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T2 1 T4 1 T6 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1703 1 T5 13 T7 1 T9 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T122 8 T126 1 T127 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 259 1 T4 1 T6 11 T22 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T2 1 T26 6 T124 14
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T4 1 T25 15 T128 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T131 1 T121 11 T122 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T34 14 T41 13 T75 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T2 1 T39 8 T130 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T208 8 T124 13 T209 16
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T213 1 T33 4 T48 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T22 1 T30 1 T153 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T3 8 T6 16 T129 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T5 16 T11 14 T208 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T131 1 T115 14 T244 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 261 1 T39 5 T121 9 T130 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 321 1 T1 14 T34 16 T41 17
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18173 1 T3 128 T8 146 T47 18
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 27 1 T245 11 T186 1 T256 13
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 46 1 T123 14 T326 13 T310 4
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T236 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T189 16 T255 7 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T89 12 T189 1 T133 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T2 8 T26 10 T53 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1032 1 T7 5 T92 22 T11 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T126 2 T127 1 T33 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T22 2 T123 11 T48 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T2 10 T26 4 T124 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T128 9 T78 4 T247 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T131 2 T121 10 T127 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T34 17 T80 3 T132 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T2 12 T125 4 T31 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 87 1 T124 7 T209 18 T210 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T213 12 T48 11 T78 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T214 16 T250 11 T222 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T3 10 T124 14 T80 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T5 8 T11 5 T208 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T131 8 T115 18 T16 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T121 7 T130 9 T126 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T1 13 T34 16 T115 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 139 1 T3 1 T66 1 T123 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T5 1 T23 1 T13 4
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T2 9 T4 1 T6 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1390 1 T7 6 T9 1 T10 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T126 3 T127 2 T33 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T4 1 T6 1 T22 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T2 11 T26 5 T122 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 221 1 T4 1 T128 10 T78 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T39 1 T131 3 T121 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T34 18 T41 1 T75 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T2 13 T130 1 T125 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T208 1 T124 8 T209 19
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T3 11 T213 13 T33 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T22 1 T30 1 T75 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T6 1 T129 1 T115 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T5 9 T11 10 T208 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T131 9 T115 15 T90 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T42 1 T121 8 T130 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 287 1 T1 14 T34 17 T23 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 45 1 T39 1 T126 6 T300 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 30 1 T41 1 T247 14 T323 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18379 1 T3 129 T8 146 T47 18
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 63 1 T41 1 T189 17 T234 5
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T5 12 T210 16 T228 5
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T6 12 T42 12 T26 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1370 1 T38 47 T40 40 T11 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T33 1 T89 11 T37 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T6 10 T22 6 T25 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 90 1 T26 5 T122 11 T124 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T153 12 T132 10 T228 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T39 7 T121 10 T127 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T34 13 T41 12 T80 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T216 12 T173 5 T214 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T208 7 T124 12 T209 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T3 7 T33 1 T132 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 78 1 T153 2 T214 10 T222 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T6 15 T122 11 T124 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 96 1 T5 15 T11 9 T31 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T115 12 T90 6 T235 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T42 7 T121 8 T130 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 268 1 T1 13 T34 15 T25 17
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 29 1 T39 4 T245 10 T252 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T41 16 T253 1 T257 6
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 58 1 T89 9 T133 9 T173 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 54 1 T41 13 T189 16 T234 3



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 39 1 T42 1 T245 12 T325 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 61 1 T123 15 T275 1 T326 14
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 13 1 T236 13 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T189 17 T254 1 T255 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T23 1 T89 13 T13 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T2 9 T4 1 T6 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1385 1 T5 1 T7 6 T9 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T122 1 T126 3 T127 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T4 1 T6 1 T22 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T2 11 T26 5 T124 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T4 1 T25 1 T128 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T131 3 T121 11 T122 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T34 18 T41 1 T75 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T2 13 T39 1 T130 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T208 1 T124 8 T209 19
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T213 13 T33 3 T48 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T22 1 T30 1 T153 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T3 11 T6 1 T129 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T5 9 T11 10 T208 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T131 9 T115 20 T244 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 233 1 T39 1 T121 8 T130 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 289 1 T1 14 T34 17 T41 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18312 1 T3 129 T8 146 T47 18
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 55 1 T42 7 T245 10 T271 9
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 27 1 T123 12 T310 4 T242 4
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 22 1 T189 16 T254 4 T255 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T89 9 T228 5 T133 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T6 12 T41 13 T42 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1350 1 T5 12 T38 47 T40 40
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T122 7 T33 1 T89 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T6 10 T22 6 T25 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T26 5 T124 13 T227 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T25 14 T153 12 T228 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T121 10 T122 11 T127 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T34 13 T41 12 T80 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T39 7 T173 5 T214 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T208 7 T124 12 T209 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T33 1 T216 12 T258 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T153 2 T214 10 T222 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T3 7 T6 15 T122 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T5 15 T11 9 T135 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T115 12 T16 1 T235 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T39 4 T121 8 T130 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 272 1 T1 13 T34 15 T41 16



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 23119 1 T1 14 T2 33 T3 140
auto[1] auto[0] 4206 1 T1 13 T3 7 T5 27

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%