dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 27325 1 T1 27 T2 33 T3 147



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23822 1 T1 27 T2 20 T3 147
auto[ADC_CTRL_FILTER_COND_OUT] 3503 1 T2 13 T4 3 T5 37



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21357 1 T1 27 T2 20 T3 147
auto[1] 5968 1 T2 13 T4 1 T5 24



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23457 1 T1 14 T2 3 T3 136
auto[1] 3868 1 T1 13 T2 30 T3 11



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 418 1 T11 19 T122 8 T78 15
values[0] 46 1 T11 6 T259 5 T327 20
values[1] 566 1 T39 8 T41 17 T53 8
values[2] 814 1 T41 13 T22 1 T25 33
values[3] 660 1 T42 8 T125 15 T30 1
values[4] 698 1 T2 13 T3 18 T5 13
values[5] 496 1 T34 31 T131 14 T31 7
values[6] 619 1 T1 27 T25 5 T26 10
values[7] 810 1 T6 27 T41 14 T22 9
values[8] 721 1 T2 9 T4 2 T39 5
values[9] 3165 1 T2 11 T4 1 T5 24
minimum 18312 1 T3 129 T8 146 T47 18



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 732 1 T39 8 T41 30 T25 33
values[1] 603 1 T22 1 T131 9 T124 20
values[2] 740 1 T5 13 T42 8 T125 15
values[3] 603 1 T2 13 T3 18 T34 32
values[4] 607 1 T1 27 T34 31 T131 14
values[5] 607 1 T6 11 T22 9 T25 5
values[6] 3125 1 T4 1 T6 16 T7 6
values[7] 724 1 T2 20 T4 1 T39 5
values[8] 929 1 T4 1 T5 24 T6 13
values[9] 169 1 T131 3 T127 16 T78 10
minimum 18486 1 T3 129 T8 146 T47 18



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23119 1 T1 14 T2 33 T3 140
auto[1] 4206 1 T1 13 T3 7 T5 27



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T39 8 T41 13 T25 33
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T41 17 T115 13 T126 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T131 1 T180 1 T133 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T22 1 T124 13 T213 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T42 8 T125 1 T89 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T5 13 T30 1 T35 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T3 8 T34 16 T42 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T2 1 T53 11 T122 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T1 14 T131 14 T206 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T34 14 T31 4 T153 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T6 11 T22 7 T25 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T129 1 T130 8 T31 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1715 1 T7 1 T9 1 T10 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T4 1 T6 16 T41 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T2 2 T39 5 T121 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T4 1 T26 14 T115 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 281 1 T11 14 T121 8 T208 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 295 1 T4 1 T5 16 T6 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 49 1 T78 1 T179 1 T260 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 40 1 T131 1 T127 8 T181 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18206 1 T3 128 T8 146 T47 18
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 64 1 T123 16 T33 4 T75 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T115 14 T126 2 T80 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T115 9 T126 5 T209 18
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T131 8 T133 11 T135 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T124 7 T213 12 T128 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T125 14 T89 12 T31 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T35 3 T216 17 T133 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T3 10 T34 16 T121 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T2 12 T53 11 T181 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T1 13 T264 14 T292 19
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T34 17 T31 3 T210 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T22 2 T26 4 T48 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T130 9 T31 11 T240 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1008 1 T7 5 T92 22 T28 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T124 8 T125 4 T12 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T2 18 T121 7 T124 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T26 10 T115 4 T208 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T11 5 T121 9 T189 16
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T5 8 T127 1 T78 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 44 1 T78 9 T260 11 T261 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 36 1 T131 2 T127 8 T265 26
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 178 1 T3 1 T11 2 T66 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T123 11 T221 3 T261 12



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 128 1 T11 14 T78 1 T309 7
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T122 8 T78 1 T181 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 9 1 T11 4 T266 5 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T259 4 T327 9 T267 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T39 8 T53 8 T115 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T41 17 T123 16 T33 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 246 1 T41 13 T25 33 T131 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T22 1 T115 13 T124 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T42 8 T125 1 T89 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T30 1 T35 5 T90 6
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T3 8 T34 16 T42 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T2 1 T5 13 T53 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T131 14 T206 3 T328 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T34 14 T31 4 T153 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T1 14 T25 5 T26 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T129 1 T130 8 T31 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T6 11 T22 7 T121 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T6 16 T41 14 T26 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T2 1 T39 5 T33 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T4 2 T26 14 T115 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1736 1 T2 1 T7 1 T9 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T4 1 T5 16 T6 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18173 1 T3 128 T8 146 T47 18
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 97 1 T11 5 T78 9 T309 10
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 73 1 T78 4 T136 14 T307 5
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T11 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T259 1 T327 11 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T115 14 T123 14 T126 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 86 1 T123 11 T179 2 T249 25
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T131 8 T135 4 T143 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T115 9 T124 7 T213 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T125 14 T89 12 T31 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T35 3 T216 17 T133 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T3 10 T34 16 T121 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T2 12 T53 11 T227 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 62 1 T264 14 T292 19 T277 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T34 17 T31 3 T210 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T1 13 T26 4 T48 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T130 9 T31 11 T240 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T22 2 T121 7 T80 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T125 4 T74 4 T231 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T2 8 T33 2 T14 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T26 10 T115 4 T208 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 977 1 T2 10 T7 5 T92 22
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T5 8 T131 2 T127 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 139 1 T3 1 T66 1 T123 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T39 1 T41 1 T25 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T41 1 T115 10 T126 6
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T131 9 T180 1 T133 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T22 1 T124 8 T213 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T42 1 T125 15 T89 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T5 1 T30 1 T35 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T3 11 T34 17 T42 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T2 13 T53 12 T122 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T1 14 T131 1 T206 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T34 18 T31 4 T153 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T6 1 T22 3 T25 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T129 1 T130 10 T31 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1360 1 T7 6 T9 1 T10 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T4 1 T6 1 T41 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T2 20 T39 1 T121 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T4 1 T26 11 T115 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T11 10 T121 10 T208 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T4 1 T5 9 T6 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 53 1 T78 10 T179 1 T260 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 42 1 T131 3 T127 9 T181 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18361 1 T3 129 T8 146 T47 18
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 52 1 T123 12 T33 3 T75 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T39 7 T41 12 T25 31
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T41 16 T115 12 T209 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T133 9 T268 4 T135 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T124 12 T89 11 T165 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T42 7 T89 9 T269 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T5 12 T35 1 T90 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T3 7 T34 15 T42 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T53 10 T122 11 T228 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T1 13 T131 13 T264 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T34 13 T31 3 T153 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T6 10 T22 6 T25 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T130 7 T153 12 T233 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1363 1 T38 47 T40 40 T21 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T6 15 T41 13 T26 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T39 4 T121 8 T124 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T26 13 T127 7 T270 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 221 1 T11 9 T121 7 T208 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T5 15 T6 12 T122 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 40 1 T260 9 T271 6 T319 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 34 1 T127 7 T134 7 T265 20
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 23 1 T11 1 T123 12 T132 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 50 1 T123 15 T33 1 T270 8



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 133 1 T11 10 T78 10 T309 14
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 88 1 T122 1 T78 5 T181 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 6 1 T11 5 T266 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T259 4 T327 12 T267 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T39 1 T53 1 T115 15
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T41 1 T123 12 T33 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T41 1 T25 2 T131 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 261 1 T22 1 T115 10 T124 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T42 1 T125 15 T89 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T30 1 T35 7 T90 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T3 11 T34 17 T42 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T2 13 T5 1 T53 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 97 1 T131 1 T206 3 T328 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T34 18 T31 4 T153 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T1 14 T25 1 T26 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T129 1 T130 10 T31 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T6 1 T22 3 T121 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T6 1 T41 1 T26 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T2 9 T39 1 T33 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T4 2 T26 11 T115 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1328 1 T2 11 T7 6 T9 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T4 1 T5 9 T6 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18312 1 T3 129 T8 146 T47 18
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 92 1 T11 9 T309 3 T260 9
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 105 1 T122 7 T254 4 T136 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 5 1 T11 1 T266 4 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T259 1 T327 8 T267 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T39 7 T53 7 T115 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T41 16 T123 15 T33 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T41 12 T25 31 T268 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T115 12 T124 12 T209 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T42 7 T89 9 T273 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T35 1 T90 5 T216 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T3 7 T34 15 T42 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T5 12 T53 10 T122 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T131 13 T264 13 T273 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T34 13 T31 3 T153 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T1 13 T25 4 T26 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T130 7 T153 12 T233 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T6 10 T22 6 T121 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T6 15 T41 13 T26 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T39 4 T33 1 T14 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T26 13 T124 13 T127 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1385 1 T38 47 T40 40 T21 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T5 15 T6 12 T127 7



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 23119 1 T1 14 T2 33 T3 140
auto[1] auto[0] 4206 1 T1 13 T3 7 T5 27

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%