dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 25380 1 T1 20 T2 19 T3 19



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 19429 1 T1 20 T3 15 T6 80
auto[ADC_CTRL_FILTER_COND_OUT] 5951 1 T2 19 T3 4 T4 23



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19058 1 T1 20 T2 19 T6 80
auto[1] 6322 1 T3 19 T4 23 T5 36



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21190 1 T1 20 T2 14 T3 3
auto[1] 4190 1 T2 5 T3 16 T6 7



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 12 1 T257 10 T23 2 - -
values[0] 28 1 T31 1 T239 10 T258 1
values[1] 916 1 T26 1 T31 1 T133 27
values[2] 612 1 T2 9 T3 4 T11 10
values[3] 594 1 T28 16 T134 1 T163 3
values[4] 730 1 T133 30 T136 1 T164 8
values[5] 745 1 T2 10 T28 24 T135 9
values[6] 749 1 T3 15 T51 2 T167 13
values[7] 762 1 T130 13 T157 1 T165 29
values[8] 778 1 T15 3 T138 9 T130 23
values[9] 3625 1 T4 23 T5 36 T6 15
minimum 15829 1 T1 20 T6 80 T9 18



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 1086 1 T3 4 T26 1 T31 2
values[1] 2835 1 T2 9 T4 23 T5 36
values[2] 667 1 T28 16 T134 1 T156 1
values[3] 791 1 T28 13 T133 30 T135 9
values[4] 707 1 T2 10 T28 11 T136 1
values[5] 690 1 T3 15 T167 13 T130 13
values[6] 846 1 T51 2 T157 1 T165 29
values[7] 839 1 T11 14 T15 3 T138 9
values[8] 845 1 T6 15 T14 6 T24 13
values[9] 213 1 T31 1 T142 23 T141 1
minimum 15861 1 T1 20 T6 80 T9 18



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20952 1 T1 20 T2 7 T3 19
auto[1] 4428 1 T2 12 T4 21 T5 33



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 255 1 T31 1 T133 16 T134 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 350 1 T3 1 T26 1 T31 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 90 1 T163 3 T15 2 T138 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1624 1 T2 4 T4 23 T5 36
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T28 16 T134 1 T164 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T156 1 T152 11 T141 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T28 13 T133 21 T51 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T135 1 T136 1 T167 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T28 11 T136 1 T37 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T2 10 T130 13 T204 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T3 2 T167 13 T38 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T130 1 T192 17 T143 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 288 1 T208 7 T158 14 T205 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T51 1 T157 1 T165 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T11 14 T15 2 T140 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 252 1 T138 1 T38 1 T157 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T14 4 T24 1 T134 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T6 9 T15 14 T137 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 84 1 T141 1 T165 16 T149 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 53 1 T31 1 T142 12 T192 11
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15686 1 T1 20 T6 79 T9 18
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T259 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T133 11 T135 13 T139 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 290 1 T3 3 T51 12 T159 17
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T15 3 T138 10 T92 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 979 1 T2 5 T29 29 T213 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T251 3 T228 10 T227 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T210 7 T86 4 T92 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T133 9 T51 14 T142 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T135 8 T145 30 T228 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T37 1 T38 7 T229 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T130 13 T204 16 T246 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T3 13 T38 9 T16 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T130 12 T212 7 T254 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T78 6 T83 8 T235 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T51 1 T165 14 T17 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T15 1 T33 15 T78 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T138 8 T218 14 T210 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T14 2 T24 12 T15 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T6 6 T15 12 T130 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 39 1 T165 10 T149 2 T78 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T142 11 T80 5 T105 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 153 1 T6 1 T14 1 T15 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T259 10 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum , values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 3 1 T257 1 T23 2 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T258 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T31 1 T239 1 T260 16
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T31 1 T133 16 T135 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 280 1 T26 1 T156 1 T51 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T134 1 T138 1 T145 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T2 4 T3 1 T11 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T28 16 T134 1 T163 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T156 1 T152 5 T228 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T133 21 T164 8 T157 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T136 1 T152 6 T141 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T28 24 T51 8 T136 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T2 10 T135 1 T167 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T3 2 T167 13 T38 18
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T51 1 T192 17 T143 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 251 1 T144 1 T218 8 T253 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T130 1 T157 1 T165 15
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T15 2 T140 7 T208 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T138 1 T130 12 T157 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 415 1 T11 14 T14 4 T24 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1799 1 T4 23 T5 36 T6 9
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15685 1 T1 20 T6 79 T9 18
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T257 9 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T239 9 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T133 11 T135 13 T139 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T51 12 T159 17 T255 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T138 10 T228 7 T261 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T2 5 T3 3 T226 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T15 3 T251 3 T227 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T228 6 T149 19 T210 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T133 9 T147 9 T217 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T145 30 T243 12 T226 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T51 14 T37 1 T142 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T135 8 T130 13 T204 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T3 13 T38 16 T16 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T51 1 T212 7 T254 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T144 9 T253 11 T245 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T130 12 T165 14 T147 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T15 1 T33 15 T78 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T138 8 T130 11 T17 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 347 1 T14 2 T24 12 T15 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1064 1 T6 6 T29 29 T15 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 144 1 T6 1 T14 1 T15 3



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T31 1 T133 12 T134 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 356 1 T3 4 T26 1 T31 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T163 1 T15 5 T138 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1317 1 T2 6 T4 2 T5 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T28 1 T134 1 T164 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T156 1 T152 2 T141 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 245 1 T28 1 T133 11 T51 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T135 9 T136 1 T167 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T28 1 T136 1 T37 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T2 1 T130 14 T204 17
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T3 15 T167 1 T38 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T130 13 T192 1 T143 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T208 1 T158 1 T205 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T51 2 T157 1 T165 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T11 1 T15 2 T140 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 259 1 T138 9 T38 1 T157 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 278 1 T14 5 T24 13 T134 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T6 9 T15 13 T137 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 50 1 T141 1 T165 11 T149 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T31 1 T142 12 T192 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15839 1 T1 20 T6 80 T9 18
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T259 11 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T133 15 T139 10 T140 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 284 1 T51 10 T192 8 T146 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 56 1 T163 2 T190 2 T262 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1286 1 T2 3 T4 21 T5 33
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T28 15 T164 7 T251 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T152 9 T146 16 T210 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T28 12 T133 19 T51 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T167 9 T145 23 T228 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T28 10 T37 1 T38 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T2 9 T130 12 T246 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T167 12 T38 6 T16 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T192 16 T143 6 T212 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T208 6 T158 13 T78 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T165 14 T17 3 T234 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T11 13 T15 1 T140 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T231 11 T207 3 T218 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T14 1 T15 13 T155 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T6 6 T15 13 T130 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 73 1 T165 15 T78 12 T263 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 41 1 T142 11 T192 10 T105 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T259 11 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T257 10 T23 2 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T258 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T31 1 T239 10 T260 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T31 1 T133 12 T135 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 314 1 T26 1 T156 1 T51 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T134 1 T138 11 T145 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T2 6 T3 4 T11 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T28 1 T134 1 T163 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T156 1 T152 1 T228 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T133 11 T164 1 T157 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T136 1 T152 1 T141 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T28 2 T51 15 T136 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T2 1 T135 9 T167 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T3 15 T167 1 T38 20
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T51 2 T192 1 T143 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T144 10 T218 1 T253 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T130 13 T157 1 T165 15
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T15 2 T140 1 T208 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T138 9 T130 12 T157 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 419 1 T11 1 T14 5 T24 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1434 1 T4 2 T5 3 T6 9
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15829 1 T1 20 T6 80 T9 18
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T260 15 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T133 15 T139 10 T140 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T51 10 T192 8 T146 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 92 1 T145 5 T228 7 T261 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T2 3 T11 9 T226 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T28 15 T163 2 T251 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T152 4 T228 6 T210 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T133 19 T164 7 T143 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T152 5 T145 23 T146 16
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T28 22 T51 7 T37 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T2 9 T167 9 T130 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T167 12 T38 14 T16 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T192 16 T143 6 T212 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T218 7 T158 13 T245 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T165 14 T210 9 T264 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T15 1 T140 6 T208 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T130 11 T231 11 T17 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 343 1 T11 13 T14 1 T15 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1429 1 T4 21 T5 33 T6 6



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 20952 1 T1 20 T2 7 T3 19
auto[1] auto[0] 4428 1 T2 12 T4 21 T5 33

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%