dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 25380 1 T1 20 T2 19 T3 19



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 21774 1 T1 20 T2 19 T3 3
auto[ADC_CTRL_FILTER_COND_OUT] 3606 1 T3 16 T6 15 T11 24



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19068 1 T1 20 T2 10 T3 4
auto[1] 6312 1 T2 9 T3 15 T4 23



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21190 1 T1 20 T2 14 T3 3
auto[1] 4190 1 T2 5 T3 16 T6 7



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 27 1 T2 9 T3 4 T299 11
values[0] 119 1 T216 1 T300 10 T301 1
values[1] 774 1 T133 12 T51 22 T136 1
values[2] 650 1 T11 14 T28 29 T136 1
values[3] 701 1 T156 1 T15 3 T135 9
values[4] 2900 1 T3 12 T4 23 T5 36
values[5] 789 1 T3 3 T11 10 T26 1
values[6] 758 1 T2 10 T6 15 T133 27
values[7] 762 1 T31 1 T163 3 T138 11
values[8] 560 1 T24 13 T133 18 T135 14
values[9] 1511 1 T28 11 T31 2 T156 1
minimum 15829 1 T1 20 T6 80 T9 18



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 944 1 T28 13 T51 22 T136 1
values[1] 714 1 T11 14 T28 16 T133 12
values[2] 654 1 T14 6 T134 1 T156 1
values[3] 3035 1 T3 12 T4 23 T5 36
values[4] 685 1 T3 3 T134 2 T37 4
values[5] 767 1 T2 10 T6 15 T133 27
values[6] 617 1 T31 1 T163 3 T38 16
values[7] 721 1 T24 13 T133 18 T135 14
values[8] 1192 1 T2 9 T3 4 T28 11
values[9] 141 1 T240 1 T158 7 T215 27
minimum 15910 1 T1 20 T6 80 T9 18



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20952 1 T1 20 T2 7 T3 19
auto[1] 4428 1 T2 12 T4 21 T5 33



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 273 1 T51 8 T136 1 T130 12
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 279 1 T28 13 T155 16 T139 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T133 12 T164 8 T130 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T11 14 T28 16 T51 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T134 1 T156 1 T15 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T14 4 T167 13 T141 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1688 1 T4 23 T5 36 T7 39
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T3 1 T11 10 T26 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T3 1 T134 1 T16 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T134 1 T37 3 T140 7
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T2 10 T133 16 T231 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T6 9 T39 3 T165 16
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 233 1 T31 1 T163 3 T38 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T157 1 T302 2 T158 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T133 9 T138 1 T38 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T24 1 T135 1 T51 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 302 1 T2 4 T31 1 T156 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 332 1 T3 1 T28 11 T31 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 17 1 T240 1 T303 1 T304 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 43 1 T158 7 T215 10 T188 8
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15725 1 T1 20 T6 79 T9 18
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T51 14 T130 11 T145 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T155 1 T139 11 T218 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T130 12 T142 11 T217 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T51 12 T38 1 T305 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T15 1 T135 8 T38 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T14 2 T253 11 T210 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1035 1 T29 29 T15 13 T213 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T3 11 T15 12 T165 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T3 2 T16 1 T251 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T37 1 T204 16 T246 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T133 11 T186 12 T244 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T6 6 T39 2 T165 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T38 7 T144 9 T242 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 100 1 T17 1 T306 5 T190 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T133 9 T138 10 T142 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T24 12 T135 13 T51 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 323 1 T2 5 T138 8 T130 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T3 3 T204 8 T228 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 27 1 T304 4 T307 12 T308 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 54 1 T215 17 T188 9 T293 13
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 185 1 T6 1 T14 1 T15 3



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 16 1 T2 4 T299 11 T309 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T3 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 42 1 T21 1 T310 9 T311 22
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T216 1 T300 1 T301 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 259 1 T133 12 T51 8 T136 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T139 11 T38 1 T140 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T164 8 T130 12 T148 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 275 1 T11 14 T28 29 T136 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T156 1 T15 2 T135 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T51 11 T167 13 T141 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1616 1 T4 23 T5 36 T7 39
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T3 1 T14 4 T165 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T3 1 T16 1 T231 7
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T11 10 T26 1 T15 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 258 1 T2 10 T133 16 T134 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T6 9 T134 1 T39 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 251 1 T31 1 T163 3 T138 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T157 1 T17 5 T215 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T133 9 T38 1 T192 26
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T24 1 T135 1 T51 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 343 1 T31 1 T156 1 T206 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 460 1 T28 11 T31 1 T137 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15685 1 T1 20 T6 79 T9 18
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 7 1 T2 5 T309 2 - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 3 1 T3 3 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 27 1 T310 9 T311 18 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 30 1 T300 9 T312 11 T313 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T51 14 T145 10 T254 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T139 11 T38 1 T218 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 85 1 T130 11 T226 10 T43 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T155 1 T243 4 T253 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T15 1 T135 8 T130 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T51 12 T105 10 T314 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 947 1 T29 29 T15 13 T213 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T3 11 T14 2 T165 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T3 2 T16 1 T145 20
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T15 12 T37 1 T204 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T133 11 T251 3 T212 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T6 6 T39 2 T165 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T138 10 T38 7 T33 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T17 1 T215 8 T306 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T133 9 T91 14 T315 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T24 12 T135 13 T51 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 380 1 T138 8 T130 13 T142 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 328 1 T204 8 T228 10 T245 8
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 144 1 T6 1 T14 1 T15 3



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T51 15 T136 1 T130 12
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 259 1 T28 1 T155 2 T139 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T133 1 T164 1 T130 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T11 1 T28 1 T51 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T134 1 T156 1 T15 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T14 5 T167 1 T141 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1391 1 T4 2 T5 3 T7 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T3 12 T11 1 T26 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T3 3 T134 1 T16 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T134 1 T37 3 T140 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T2 1 T133 12 T231 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T6 9 T39 4 T165 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T31 1 T163 1 T38 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T157 1 T302 1 T158 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T133 10 T138 11 T38 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T24 13 T135 14 T51 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 380 1 T2 6 T31 1 T156 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 282 1 T3 4 T28 1 T31 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 34 1 T240 1 T303 1 T304 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 61 1 T158 1 T215 18 T188 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15873 1 T1 20 T6 80 T9 18
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T51 7 T130 11 T145 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T28 12 T155 15 T139 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T133 11 T164 7 T142 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T11 13 T28 15 T51 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T15 1 T38 6 T144 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T14 1 T167 12 T207 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1332 1 T4 21 T5 33 T7 36
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T11 9 T15 13 T165 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T208 6 T251 2 T212 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T37 1 T140 6 T231 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T2 9 T133 15 T231 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T6 6 T39 1 T165 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T163 2 T38 8 T192 24
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 87 1 T302 1 T158 13 T17 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T133 8 T142 12 T33 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T152 5 T208 7 T144 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 245 1 T2 3 T167 9 T130 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 285 1 T28 10 T152 4 T207 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 10 1 T299 10 - - - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 36 1 T158 6 T215 9 T188 7
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 37 1 T316 14 T317 13 T171 10



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 10 1 T2 6 T299 1 T309 3
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 4 1 T3 4 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 31 1 T21 1 T310 10 T311 19
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 36 1 T216 1 T300 10 T301 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T133 1 T51 15 T136 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T139 12 T38 2 T140 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T164 1 T130 12 T148 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T11 1 T28 2 T136 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T156 1 T15 2 T135 9
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T51 13 T167 1 T141 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1291 1 T4 2 T5 3 T7 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T3 12 T14 5 T165 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T3 3 T16 2 T231 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T11 1 T26 1 T15 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T2 1 T133 12 T134 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T6 9 T134 1 T39 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 250 1 T31 1 T163 1 T138 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T157 1 T17 3 T215 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T133 10 T38 1 T192 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T24 13 T135 14 T51 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 447 1 T31 1 T156 1 T206 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 394 1 T28 1 T31 1 T137 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15829 1 T1 20 T6 80 T9 18
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 13 1 T2 3 T299 10 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T310 8 T311 21 T318 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T312 5 T313 9 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T133 11 T51 7 T145 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T139 10 T140 11 T218 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T164 7 T130 11 T148 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T11 13 T28 27 T155 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T15 1 T38 6 T142 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T51 10 T167 12 T319 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1272 1 T4 21 T5 33 T7 36
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T14 1 T165 9 T207 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T231 6 T145 12 T148 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T11 9 T15 13 T37 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T2 9 T133 15 T208 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T6 6 T39 1 T165 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T163 2 T38 8 T231 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T17 3 T215 10 T314 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T133 8 T192 24 T320 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 106 1 T152 5 T208 7 T207 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 276 1 T167 9 T130 12 T142 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 394 1 T28 10 T152 4 T207 3



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 20952 1 T1 20 T2 7 T3 19
auto[1] auto[0] 4428 1 T2 12 T4 21 T5 33

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%