dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26052 1 T1 2 T2 31 T3 155



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22527 1 T1 2 T2 31 T3 155
auto[ADC_CTRL_FILTER_COND_OUT] 3525 1 T5 1 T9 39 T11 14



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19837 1 T3 155 T5 40 T7 20
auto[1] 6215 1 T1 2 T2 31 T4 37



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21988 1 T1 2 T2 31 T3 155
auto[1] 4064 1 T9 21 T10 20 T11 13



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 309 1 T120 7 T131 17 T197 1
values[0] 15 1 T292 3 T277 11 T282 1
values[1] 623 1 T48 24 T49 24 T50 9
values[2] 767 1 T9 15 T43 1 T84 7
values[3] 551 1 T5 1 T48 32 T50 14
values[4] 744 1 T11 2 T82 1 T136 55
values[5] 3103 1 T1 2 T2 31 T4 37
values[6] 674 1 T49 1 T35 3 T24 22
values[7] 567 1 T9 26 T43 1 T82 6
values[8] 865 1 T9 13 T49 7 T84 3
values[9] 952 1 T11 26 T47 16 T50 7
minimum 16882 1 T3 155 T5 40 T7 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 745 1 T48 24 T49 24 T50 9
values[1] 721 1 T50 14 T40 13 T43 1
values[2] 475 1 T5 1 T9 15 T11 2
values[3] 3128 1 T1 2 T2 31 T4 37
values[4] 703 1 T47 22 T34 17 T24 5
values[5] 660 1 T49 1 T35 3 T24 22
values[6] 625 1 T9 39 T49 7 T43 1
values[7] 847 1 T11 14 T84 3 T133 21
values[8] 1007 1 T11 12 T47 16 T50 7
values[9] 107 1 T213 12 T140 1 T200 13
minimum 17034 1 T3 155 T5 40 T7 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21925 1 T1 2 T2 2 T3 155
auto[1] 4127 1 T2 29 T4 34 T6 47



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T49 18 T50 5 T35 4
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T48 14 T137 1 T121 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T15 12 T131 12 T243 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T50 7 T40 13 T43 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T9 11 T137 2 T160 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T5 1 T11 1 T48 16
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1765 1 T1 2 T2 31 T4 37
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T14 14 T82 1 T136 18
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T47 13 T24 3 T134 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T34 11 T119 5 T120 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T82 1 T160 3 T46 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T49 1 T35 3 T24 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T49 1 T37 1 T17 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T9 22 T43 1 T16 6
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T11 9 T133 3 T198 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T84 1 T133 3 T193 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 286 1 T47 5 T126 13 T127 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T11 5 T50 5 T85 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 18 1 T213 12 T305 1 T278 4
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 40 1 T140 1 T200 5 T279 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16802 1 T3 155 T5 40 T7 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 51 1 T24 19 T124 1 T306 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T49 6 T50 4 T35 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T48 10 T121 9 T167 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T15 10 T131 11 T243 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T50 7 T37 1 T131 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 86 1 T9 4 T160 11 T216 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T11 1 T48 16 T147 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 993 1 T10 20 T12 9 T13 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T14 15 T136 20 T17 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T47 9 T24 2 T122 38
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T34 6 T119 11 T120 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T82 5 T160 3 T46 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T24 10 T85 13 T143 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 91 1 T49 6 T17 5 T46 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T9 17 T16 2 T221 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 241 1 T11 5 T133 2 T147 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T84 2 T133 13 T120 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T47 11 T132 15 T196 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T11 7 T50 2 T85 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T278 2 - - - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 47 1 T200 8 T279 8 T284 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 128 1 T34 1 T35 2 T14 4
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 53 1 T24 18 T124 10 T307 11



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 35 1 T197 1 T213 12 T262 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 93 1 T120 1 T131 10 T216 13
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T292 2 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T277 11 T282 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T49 18 T50 5 T35 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T48 14 T24 19 T137 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T9 11 T84 1 T15 17
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T43 1 T134 6 T167 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T15 12 T137 2 T160 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T5 1 T48 16 T50 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T136 9 T119 14 T127 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T11 1 T82 1 T136 18
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1738 1 T1 2 T2 31 T4 37
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T34 11 T14 14 T119 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T122 11 T160 3 T46 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T49 1 T35 3 T24 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T82 1 T37 1 T17 6
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T9 20 T43 1 T138 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T49 1 T133 3 T198 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T9 2 T84 1 T133 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 289 1 T11 9 T47 5 T126 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T11 5 T50 5 T85 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16759 1 T3 155 T5 40 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 52 1 T262 10 T294 13 T274 7
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T120 6 T131 7 T216 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T292 1 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T49 6 T50 4 T35 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T48 10 T24 18 T121 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T9 4 T84 6 T15 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T167 11 T131 8 T195 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T15 10 T160 11 T131 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T48 16 T50 7 T37 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T136 8 T119 13 T216 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T11 1 T136 20 T17 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 942 1 T10 20 T12 9 T13 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T34 6 T14 15 T119 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T122 19 T160 3 T46 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T24 10 T85 13 T143 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T82 5 T17 5 T46 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T9 6 T171 12 T162 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T49 6 T133 2 T147 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T9 11 T84 2 T133 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T11 5 T47 11 T132 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T11 7 T50 2 T85 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 123 1 T34 1 T35 2 T14 4



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 268 1 T49 7 T50 5 T35 5
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T48 11 T137 1 T121 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T15 13 T131 12 T243 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T50 8 T40 1 T43 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T9 5 T137 2 T160 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T5 1 T11 2 T48 17
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1356 1 T1 2 T2 2 T4 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T14 20 T82 1 T136 21
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T47 10 T24 3 T134 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T34 10 T119 12 T120 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T82 6 T160 4 T46 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T49 1 T35 2 T24 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T49 7 T37 1 T17 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T9 19 T43 1 T16 6
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 292 1 T11 6 T133 3 T198 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T84 3 T133 14 T193 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 293 1 T47 12 T126 1 T127 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 285 1 T11 8 T50 3 T85 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 6 1 T213 1 T305 1 T278 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 54 1 T140 1 T200 9 T279 9
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16898 1 T3 155 T5 40 T7 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 62 1 T24 19 T124 11 T306 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T49 17 T50 4 T35 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T48 13 T167 9 T195 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T15 9 T131 11 T226 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T50 6 T40 12 T37 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T9 10 T160 11 T248 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T48 15 T266 4 T147 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1402 1 T2 29 T4 34 T6 47
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T14 9 T136 17 T17 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T47 12 T24 2 T122 18
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T34 7 T119 4 T128 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T160 2 T46 1 T226 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T35 1 T24 11 T85 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 90 1 T17 1 T128 9 T135 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T9 20 T16 2 T221 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T11 8 T133 2 T198 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T133 2 T126 14 T135 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T47 4 T126 12 T127 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T11 4 T50 4 T85 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 14 1 T213 11 T278 3 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 33 1 T200 4 T284 14 T175 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 32 1 T125 8 T212 7 T292 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 42 1 T24 18 T306 2 T277 10



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 69 1 T197 1 T213 1 T262 11
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T120 7 T131 8 T216 12
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T292 2 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T277 1 T282 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T49 7 T50 5 T35 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T48 11 T24 19 T137 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T9 5 T84 7 T15 16
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T43 1 T134 1 T167 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T15 13 T137 2 T160 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T5 1 T48 17 T50 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 252 1 T136 9 T119 14 T127 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T11 2 T82 1 T136 21
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1284 1 T1 2 T2 2 T4 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T34 10 T14 20 T119 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T122 20 T160 4 T46 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T49 1 T35 2 T24 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T82 6 T37 1 T17 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T9 7 T43 1 T138 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 293 1 T49 7 T133 3 T198 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 257 1 T9 12 T84 3 T133 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 275 1 T11 6 T47 12 T126 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T11 8 T50 3 T85 3
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16882 1 T3 155 T5 40 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 18 1 T213 11 T308 1 T261 1
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 73 1 T131 9 T216 12 T309 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T292 1 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T277 10 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T49 17 T50 4 T35 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 92 1 T48 13 T24 18 T196 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T9 10 T15 14 T128 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T134 5 T167 9 T131 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T15 9 T160 11 T131 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T48 15 T50 6 T40 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T136 8 T119 13 T127 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T136 17 T17 2 T239 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1396 1 T2 29 T4 34 T6 47
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T34 7 T14 9 T119 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T122 10 T160 2 T46 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T35 1 T24 11 T85 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 89 1 T17 1 T128 9 T135 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T9 19 T171 11 T162 17
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T133 2 T198 8 T147 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T9 1 T133 2 T16 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T11 8 T47 4 T126 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T11 4 T50 4 T85 9



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 21925 1 T1 2 T2 2 T3 155
auto[1] auto[0] 4127 1 T2 29 T4 34 T6 47

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%