dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 28025 1 T1 13 T2 146 T3 20



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 24904 1 T1 13 T2 146 T3 20
auto[ADC_CTRL_FILTER_COND_OUT] 3121 1 T5 1 T6 12 T7 14



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21845 1 T1 13 T2 146 T3 20
auto[1] 6180 1 T6 24 T8 38 T11 40



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23948 1 T1 13 T2 146 T3 20
auto[1] 4077 1 T6 16 T7 13 T11 21



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 245 1 T150 4 T169 13 T40 29
values[0] 66 1 T167 10 T192 9 T270 23
values[1] 933 1 T11 10 T39 6 T151 12
values[2] 528 1 T6 24 T10 1 T149 5
values[3] 475 1 T7 14 T11 30 T46 15
values[4] 778 1 T10 1 T51 6 T149 15
values[5] 552 1 T6 12 T12 1 T161 3
values[6] 740 1 T12 1 T15 13 T45 13
values[7] 737 1 T5 1 T53 9 T169 11
values[8] 3002 1 T8 38 T13 39 T14 10
values[9] 1105 1 T12 1 T51 21 T149 14
minimum 18864 1 T1 13 T2 146 T3 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 812 1 T10 1 T11 10 T39 6
values[1] 465 1 T6 24 T46 15 T149 5
values[2] 558 1 T7 14 T11 30 T166 10
values[3] 723 1 T10 1 T12 1 T51 6
values[4] 579 1 T6 12 T161 3 T39 3
values[5] 744 1 T12 1 T15 13 T45 13
values[6] 2909 1 T5 1 T8 38 T13 39
values[7] 858 1 T51 21 T150 23 T161 24
values[8] 979 1 T12 1 T149 14 T150 4
values[9] 172 1 T64 2 T167 7 T89 15
minimum 19226 1 T1 13 T2 146 T3 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23869 1 T1 13 T2 146 T3 20
auto[1] 4156 1 T6 18 T8 35 T11 17



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T39 1 T169 17 T152 10
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T10 1 T11 1 T39 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T6 13 T65 1 T163 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T46 1 T149 5 T187 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T11 18 T166 10 T34 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 93 1 T7 1 T224 16 T154 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T10 1 T51 3 T152 22
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T12 1 T149 15 T65 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T185 15 T156 21 T287 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 105 1 T6 7 T161 3 T39 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 221 1 T45 13 T153 1 T242 24
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T12 1 T15 6 T51 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1587 1 T8 38 T13 39 T14 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T5 1 T53 1 T169 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 291 1 T150 11 T165 12 T245 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T51 9 T161 24 T153 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 387 1 T12 1 T149 14 T150 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T64 13 T164 1 T242 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 35 1 T64 1 T167 7 T89 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 63 1 T332 12 T179 1 T293 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18804 1 T1 13 T2 146 T3 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T187 17 T167 10 T260 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 246 1 T39 1 T152 9 T41 6
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T11 9 T39 2 T151 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T6 11 T65 1 T295 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 70 1 T46 14 T187 6 T243 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T11 12 T260 17 T261 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T7 13 T173 7 T184 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T51 3 T152 21 T209 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T65 9 T151 10 T165 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T185 14 T59 11 T93 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T6 5 T217 10 T262 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T191 4 T261 13 T268 17
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T15 7 T51 9 T243 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 936 1 T52 16 T158 8 T285 20
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T53 8 T165 4 T217 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T150 12 T165 10 T217 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T51 12 T37 7 T273 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T151 8 T40 14 T173 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T64 10 T247 8 T253 17
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 44 1 T64 1 T89 14 T276 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 30 1 T297 1 T210 9 T226 7
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 191 1 T15 1 T39 5 T41 4
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T187 17 T260 9 T192 7



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 97 1 T150 4 T169 13 T40 15
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 66 1 T242 11 T253 2 T179 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T167 10 T192 2 T270 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 260 1 T39 1 T152 10 T41 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T11 1 T39 2 T151 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T6 13 T65 1 T169 17
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T10 1 T149 5 T187 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T11 18 T166 10 T34 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T7 1 T46 1 T65 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T10 1 T51 3 T152 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T149 15 T165 11 T224 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T152 10 T155 3 T156 21
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 105 1 T6 7 T12 1 T161 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T45 13 T153 1 T242 24
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T12 1 T15 6 T51 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T263 5 T155 12 T284 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 290 1 T5 1 T53 1 T169 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1719 1 T8 38 T13 39 T14 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T161 24 T153 1 T37 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 374 1 T12 1 T149 14 T64 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T51 9 T64 13 T164 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18733 1 T1 13 T2 146 T3 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 45 1 T40 14 T335 10 T22 14
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T253 10 T313 11 T336 6
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T192 7 T270 10 T302 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T39 1 T152 9 T41 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T11 9 T39 2 T151 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T6 11 T65 1 T170 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 73 1 T187 6 T243 2 T209 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T11 12 T260 17 T276 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T7 13 T46 14 T65 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T51 3 T152 11 T209 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T165 9 T173 1 T243 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T152 10 T49 4 T93 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T6 5 T151 10 T244 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T185 14 T59 11 T191 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T15 7 T51 9 T243 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T284 5 T273 16 T199 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T53 8 T165 4 T217 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1045 1 T52 16 T158 8 T150 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T37 7 T273 14 T303 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 267 1 T64 1 T151 8 T173 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T51 12 T64 10 T247 8
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 131 1 T15 1 T39 5 T41 4



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 302 1 T39 2 T169 1 T152 10
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T10 1 T11 10 T39 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T6 12 T65 2 T163 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 97 1 T46 15 T149 1 T187 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T11 13 T166 1 T34 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T7 14 T224 1 T154 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T10 1 T51 4 T152 23
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 257 1 T12 1 T149 1 T65 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T185 15 T156 1 T287 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T6 6 T161 1 T39 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T45 1 T153 1 T242 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T12 1 T15 12 T51 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1268 1 T8 3 T13 3 T14 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T5 1 T53 9 T169 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 294 1 T150 13 T165 11 T245 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T51 13 T161 2 T153 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 295 1 T12 1 T149 1 T150 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T64 11 T164 1 T242 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 56 1 T64 2 T167 1 T89 15
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T332 1 T179 1 T293 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18938 1 T1 13 T2 146 T3 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T187 19 T167 1 T260 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T169 16 T152 9 T41 5
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T263 18 T262 12 T337 19
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 98 1 T6 12 T295 6 T314 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 75 1 T149 4 T187 7 T166 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T11 17 T166 9 T260 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 64 1 T224 15 T173 7 T334 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T51 2 T152 20 T166 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T149 14 T65 12 T165 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T185 14 T156 20 T287 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 77 1 T6 6 T161 2 T39 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T45 12 T242 23 T263 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T15 1 T51 12 T244 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1255 1 T8 35 T13 36 T14 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T169 10 T165 11 T217 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T150 10 T165 11 T217 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T51 8 T161 22 T37 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 323 1 T149 13 T150 3 T169 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T64 12 T242 10 T247 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 23 1 T167 6 T276 8 T22 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 55 1 T332 11 T297 4 T210 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 57 1 T170 6 T156 11 T92 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T187 15 T167 9 T260 9



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 63 1 T150 1 T169 1 T40 16
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 52 1 T242 1 T253 11 T179 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 33 1 T167 1 T192 8 T270 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 295 1 T39 2 T152 10 T41 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T11 10 T39 4 T151 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T6 12 T65 2 T169 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T10 1 T149 1 T187 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T11 13 T166 1 T34 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T7 14 T46 15 T65 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T10 1 T51 4 T152 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 274 1 T149 1 T165 10 T224 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T152 11 T155 1 T156 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T6 6 T12 1 T161 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T45 1 T153 1 T242 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T12 1 T15 12 T51 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T263 1 T155 1 T284 6
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T5 1 T53 9 T169 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1400 1 T8 3 T13 3 T14 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T161 2 T153 1 T37 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 333 1 T12 1 T149 1 T64 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 257 1 T51 13 T64 11 T164 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18864 1 T1 13 T2 146 T3 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 79 1 T150 3 T169 12 T40 13
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 51 1 T242 10 T253 1 T336 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 33 1 T167 9 T192 1 T270 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T152 9 T41 5 T170 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T187 15 T263 18 T260 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T6 12 T169 16 T170 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 94 1 T149 4 T187 7 T166 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T11 17 T166 9 T260 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T65 12 T173 7 T201 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T51 2 T152 11 T166 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T149 14 T165 10 T224 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T152 9 T155 2 T156 20
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 78 1 T6 6 T161 2 T39 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T45 12 T242 23 T185 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T15 1 T51 12 T244 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T263 4 T155 11 T273 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T169 10 T165 11 T217 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1364 1 T8 35 T13 36 T14 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 99 1 T161 22 T37 7 T273 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 308 1 T149 13 T173 14 T263 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T51 8 T64 12 T247 11



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 23869 1 T1 13 T2 146 T3 20
auto[1] auto[0] 4156 1 T6 18 T8 35 T11 17

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%