dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 24269 1 T1 1 T2 35 T3 10



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 20753 1 T1 1 T2 35 T3 10
auto[ADC_CTRL_FILTER_COND_OUT] 3516 1 T4 20 T13 1 T146 17



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18376 1 T2 24 T4 16 T5 23
auto[1] 5893 1 T1 1 T2 11 T3 10



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20260 1 T1 1 T2 35 T3 3
auto[1] 4009 1 T3 7 T4 18 T5 5



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 54 1 T63 9 T170 28 T100 1
values[0] 50 1 T151 1 T267 17 T335 1
values[1] 736 1 T1 1 T40 3 T158 7
values[2] 656 1 T13 1 T146 14 T144 20
values[3] 793 1 T2 14 T6 16 T45 1
values[4] 2836 1 T2 10 T6 13 T8 15
values[5] 656 1 T43 12 T144 9 T78 1
values[6] 772 1 T2 11 T5 6 T6 13
values[7] 611 1 T3 10 T4 16 T56 1
values[8] 655 1 T4 20 T35 1 T155 16
values[9] 1157 1 T35 1 T43 1 T162 13
minimum 15293 1 T5 17 T7 20 T9 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 902 1 T1 1 T13 1 T40 3
values[1] 734 1 T146 14 T158 14 T233 15
values[2] 603 1 T2 14 T6 16 T45 1
values[3] 2916 1 T2 10 T6 13 T8 15
values[4] 748 1 T146 1 T43 23 T78 1
values[5] 703 1 T2 11 T5 6 T6 13
values[6] 684 1 T3 10 T4 16 T56 1
values[7] 678 1 T4 20 T155 16 T177 19
values[8] 771 1 T35 1 T43 1 T63 9
values[9] 204 1 T153 15 T26 22 T170 28
minimum 15326 1 T5 17 T7 20 T9 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20214 1 T1 1 T2 3 T3 8
auto[1] 4055 1 T2 32 T3 2 T4 16



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 313 1 T1 1 T144 1 T158 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T13 1 T40 3 T144 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T233 13 T50 3 T168 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 280 1 T146 1 T158 1 T163 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T2 14 T6 16 T230 15
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T45 1 T151 15 T162 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1538 1 T2 10 T6 13 T8 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T150 1 T196 12 T163 6
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 233 1 T146 1 T78 1 T145 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T43 2 T148 1 T48 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T2 11 T5 5 T6 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T146 1 T144 1 T158 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T3 3 T4 9 T56 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T45 16 T164 12 T165 21
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T155 1 T162 7 T50 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T4 9 T177 10 T178 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T35 1 T63 2 T159 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T43 1 T164 12 T50 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 63 1 T26 12 T19 2 T330 19
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T153 6 T170 14 T329 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15156 1 T5 13 T7 20 T9 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T267 8 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 278 1 T144 7 T158 6 T150 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T144 4 T178 13 T247 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T233 2 T50 2 T254 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T146 13 T158 13 T163 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T230 9 T266 9 T252 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T151 17 T162 4 T294 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 974 1 T12 6 T62 10 T155 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T150 10 T196 9 T163 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T145 15 T152 11 T64 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T43 21 T148 8 T48 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T5 1 T64 5 T279 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T146 2 T144 8 T158 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T3 7 T4 7 T155 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T164 8 T15 3 T16 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T155 15 T162 6 T179 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T4 11 T177 9 T178 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T63 7 T153 14 T160 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T164 4 T154 2 T265 18
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 50 1 T26 10 T19 1 T330 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 42 1 T153 9 T170 14 T20 5
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 153 1 T5 4 T78 2 T148 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T267 9 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 3 1 T63 2 T100 1 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 30 1 T170 14 T322 3 T336 13
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T335 1 T332 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 19 1 T151 1 T267 8 T282 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 273 1 T1 1 T158 1 T150 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T40 3 T159 13 T234 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T144 1 T50 3 T160 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T13 1 T146 1 T144 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T2 14 T6 16 T233 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 269 1 T45 1 T158 1 T151 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1545 1 T2 10 T6 13 T8 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T150 1 T163 6 T153 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T78 1 T145 13 T155 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T43 1 T144 1 T196 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T2 11 T5 5 T6 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T146 1 T43 1 T158 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T3 3 T4 9 T56 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T45 16 T152 1 T164 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T35 1 T155 1 T50 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T4 9 T177 10 T178 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 363 1 T35 1 T162 7 T159 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 270 1 T43 1 T164 12 T153 6
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15153 1 T5 13 T7 20 T9 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 7 1 T63 7 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T170 14 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 6 1 T332 6 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T267 9 T282 9 T328 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 245 1 T158 6 T150 12 T148 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 93 1 T234 16 T302 2 T209 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T144 7 T50 2 T160 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T146 13 T144 4 T178 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T233 2 T230 9 T252 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T158 13 T151 17 T162 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 936 1 T12 6 T62 10 T237 17
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T150 10 T163 15 T294 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T145 15 T155 5 T198 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T43 11 T144 8 T196 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T5 1 T152 11 T279 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T146 2 T43 10 T158 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T3 7 T4 7 T155 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T152 5 T164 8 T15 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T155 15 T179 12 T15 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T4 11 T177 9 T178 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 270 1 T162 6 T153 14 T157 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T164 4 T153 9 T157 14
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 140 1 T5 4 T78 2 T148 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 332 1 T1 1 T144 8 T158 7
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T13 1 T40 1 T144 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T233 3 T50 4 T168 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 270 1 T146 14 T158 14 T163 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T2 1 T6 1 T230 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T45 1 T151 18 T162 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1319 1 T2 1 T6 1 T8 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T150 11 T196 10 T163 16
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T146 1 T78 1 T145 16
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T43 23 T148 9 T48 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T2 1 T5 3 T6 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 287 1 T146 3 T144 9 T158 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T3 8 T4 8 T56 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T45 1 T164 9 T165 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T155 16 T162 7 T50 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T4 12 T177 10 T178 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 249 1 T35 1 T63 8 T159 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T43 1 T164 5 T50 4
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 60 1 T26 11 T19 2 T330 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 54 1 T153 10 T170 15 T329 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15307 1 T5 17 T7 20 T9 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T267 10 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 259 1 T148 13 T26 3 T160 18
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T40 2 T144 7 T159 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 91 1 T233 12 T50 1 T268 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T163 4 T165 14 T166 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T2 13 T6 15 T230 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T151 14 T162 13 T159 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1193 1 T2 9 T6 12 T8 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T196 11 T163 5 T153 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T145 12 T273 11 T248 16
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T247 15 T221 11 T334 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T2 10 T5 3 T6 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T230 14 T64 10 T252 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T3 2 T4 8 T233 22
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T45 15 T164 11 T165 20
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T162 6 T157 17 T15 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T4 8 T177 9 T157 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T63 1 T159 13 T153 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T164 11 T50 8 T265 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 53 1 T26 11 T19 1 T330 18
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T153 5 T170 13 T20 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 2 1 T337 2 - - - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 7 1 T267 7 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 9 1 T63 8 T100 1 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T170 15 T322 1 T336 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 8 1 T335 1 T332 7 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 28 1 T151 1 T267 10 T282 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 291 1 T1 1 T158 7 T150 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T40 1 T159 1 T234 18
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T144 8 T50 4 T160 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T13 1 T146 14 T144 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T2 1 T6 1 T233 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T45 1 T158 14 T151 18
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1268 1 T2 1 T6 1 T8 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T150 11 T163 16 T153 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T78 1 T145 16 T155 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T43 12 T144 9 T196 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T2 1 T5 3 T6 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 276 1 T146 3 T43 11 T158 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T3 8 T4 8 T56 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T45 1 T152 6 T164 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T35 1 T155 16 T50 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T4 12 T177 10 T178 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 336 1 T35 1 T162 7 T159 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 317 1 T43 1 T164 5 T153 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15293 1 T5 17 T7 20 T9 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 1 1 T63 1 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 27 1 T170 13 T322 2 T336 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T267 7 T312 5 T328 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T148 13 T26 3 T160 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 101 1 T40 2 T159 12 T234 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T50 1 T160 9 T268 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T144 7 T163 12 T165 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T2 13 T6 15 T233 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T151 14 T162 13 T159 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1213 1 T2 9 T6 12 T8 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T163 5 T153 2 T248 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T145 12 T52 1 T170 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T196 11 T221 11 T193 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T2 10 T5 3 T6 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T230 14 T64 10 T247 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 83 1 T3 2 T4 8 T233 22
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T45 15 T164 11 T165 20
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T15 1 T227 2 T251 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T4 8 T177 9 T290 19
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 297 1 T162 6 T159 13 T153 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T164 11 T153 5 T50 8



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 20214 1 T1 1 T2 3 T3 8
auto[1] auto[0] 4055 1 T2 32 T3 2 T4 16

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%