dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 25958 1 T1 20 T2 17 T3 26



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 20084 1 T1 20 T2 17 T5 12
auto[ADC_CTRL_FILTER_COND_OUT] 5874 1 T3 26 T4 17 T9 24



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20196 1 T1 20 T2 14 T5 12
auto[1] 5762 1 T2 3 T3 26 T4 17



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21685 1 T1 20 T2 3 T3 26
auto[1] 4273 1 T2 14 T4 16 T12 9



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 304 1 T55 23 T237 15 T83 1
values[0] 37 1 T214 2 T310 10 T313 1
values[1] 888 1 T12 10 T13 1 T27 26
values[2] 838 1 T17 54 T31 3 T202 1
values[3] 610 1 T11 1 T13 1 T37 50
values[4] 603 1 T2 4 T11 1 T15 11
values[5] 651 1 T14 15 T37 14 T134 1
values[6] 633 1 T2 10 T4 17 T7 5
values[7] 724 1 T11 1 T101 14 T44 15
values[8] 708 1 T2 3 T35 5 T69 16
values[9] 3087 1 T3 26 T9 24 T13 1
minimum 16875 1 T1 20 T5 12 T6 154



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 866 1 T136 23 T38 3 T127 40
values[1] 3142 1 T3 26 T9 24 T102 2
values[2] 480 1 T11 2 T13 1 T17 21
values[3] 600 1 T2 4 T15 11 T30 6
values[4] 818 1 T4 17 T7 5 T14 15
values[5] 556 1 T2 10 T101 14 T44 15
values[6] 675 1 T11 1 T18 4 T126 1
values[7] 694 1 T2 3 T27 32 T35 5
values[8] 881 1 T13 1 T101 15 T55 23
values[9] 123 1 T31 9 T158 20 T169 17
minimum 17123 1 T1 20 T5 12 T6 154



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22080 1 T1 20 T2 17 T3 3
auto[1] 3878 1 T3 23 T7 4 T9 21



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T128 1 T171 11 T139 6
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T136 13 T38 2 T127 21
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T37 18 T27 6 T31 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1557 1 T3 26 T9 24 T102 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T11 1 T69 1 T36 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T11 1 T13 1 T17 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T2 1 T15 11 T30 6
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T31 6 T34 10 T137 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T7 5 T134 1 T233 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T4 1 T14 1 T37 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 75 1 T2 1 T159 1 T138 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T101 1 T44 15 T35 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T18 4 T126 1 T36 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T11 1 T135 12 T144 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T2 1 T35 1 T126 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T27 14 T55 12 T69 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T13 1 T129 13 T130 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 320 1 T101 1 T55 14 T159 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 44 1 T169 8 T339 10 T340 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T31 9 T158 10 T148 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16850 1 T1 20 T5 12 T6 154
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 59 1 T13 1 T198 15 T222 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T128 4 T171 12 T86 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T136 10 T38 1 T127 19
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T37 32 T27 13 T127 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1158 1 T17 28 T33 30 T208 20
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T36 16 T200 10 T205 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 77 1 T17 8 T42 2 T250 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T2 3 T145 12 T146 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T128 9 T218 8 T82 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T253 4 T215 11 T262 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T4 16 T14 14 T37 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T2 9 T138 9 T214 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T101 13 T35 11 T125 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T212 17 T21 2 T161 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T135 11 T82 8 T246 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T2 2 T35 4 T138 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T27 18 T55 8 T69 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T129 15 T130 9 T20 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 328 1 T101 14 T55 9 T159 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 30 1 T169 9 T339 11 T255 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T158 10 T148 1 T341 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 192 1 T12 9 T37 5 T27 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 22 1 T222 1 T214 1 T273 11



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 33 1 T83 1 T248 5 T329 8
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T55 14 T237 15 T148 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T185 1 T305 10 T258 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T214 1 T310 10 T313 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 310 1 T12 1 T27 11 T30 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T13 1 T136 13 T38 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T31 3 T127 4 T213 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 289 1 T17 26 T202 1 T127 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T37 18 T69 1 T200 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T11 1 T13 1 T151 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T2 1 T11 1 T15 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T17 13 T31 6 T34 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T134 1 T233 1 T229 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T14 1 T37 6 T56 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T2 1 T7 5 T159 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T4 1 T125 10 T129 6
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T18 4 T126 1 T36 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T11 1 T101 1 T44 15
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T2 1 T35 1 T138 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T69 1 T129 8 T144 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T13 1 T126 1 T129 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1607 1 T3 26 T9 24 T101 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16760 1 T1 20 T5 12 T6 154
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 29 1 T248 5 T329 10 T256 6
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T55 9 T148 1 T211 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 11 1 T258 11 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T214 1 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T12 9 T27 15 T30 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T136 10 T38 1 T127 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T127 12 T213 1 T210 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 281 1 T17 28 T127 9 T197 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T37 32 T200 10 T205 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T151 9 T42 2 T250 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T2 3 T36 16 T145 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 99 1 T17 8 T128 9 T82 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T229 8 T253 4 T262 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T14 14 T37 8 T56 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T2 9 T138 9 T214 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T4 16 T125 14 T129 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T212 17 T21 2 T161 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T101 13 T35 11 T135 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T2 2 T35 4 T138 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T69 15 T129 8 T265 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T129 15 T169 9 T130 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1190 1 T101 14 T27 18 T33 30
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 115 1 T37 5 T69 2 T18 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T128 5 T171 13 T139 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 264 1 T136 11 T38 2 T127 21
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 261 1 T37 35 T27 14 T31 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1507 1 T3 3 T9 3 T102 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T11 1 T69 1 T36 17
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T11 1 T13 1 T17 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T2 4 T15 1 T30 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T31 1 T34 1 T137 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T7 1 T134 1 T233 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T4 17 T14 15 T37 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T2 10 T159 1 T138 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T101 14 T44 1 T35 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T18 3 T126 1 T36 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T11 1 T135 12 T144 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 221 1 T2 3 T35 5 T126 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T27 19 T55 9 T69 16
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T13 1 T129 16 T130 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 384 1 T101 15 T55 10 T159 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 36 1 T169 10 T339 12 T340 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 24 1 T31 1 T158 11 T148 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16971 1 T1 20 T5 12 T6 154
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 35 1 T13 1 T198 1 T222 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T171 10 T139 5 T86 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T136 12 T38 1 T127 19
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T37 15 T27 5 T31 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1208 1 T3 23 T9 21 T17 23
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T200 11 T80 8 T142 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T17 11 T144 1 T42 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 84 1 T15 10 T30 5 T36 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T31 5 T34 9 T137 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T7 4 T215 10 T262 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T37 4 T56 2 T43 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 51 1 T214 11 T254 9 T236 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T44 14 T125 9 T129 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T18 1 T139 10 T212 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 103 1 T135 11 T144 6 T198 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T197 10 T85 2 T204 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T27 13 T55 11 T129 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 93 1 T129 12 T20 13 T304 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 264 1 T55 13 T218 15 T237 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T169 7 T339 9 T255 18
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T31 8 T158 9 T341 8
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 71 1 T27 4 T30 2 T147 19
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 46 1 T198 14 T273 11 T242 12



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 37 1 T83 1 T248 6 T329 11
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T55 10 T237 1 T148 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 14 1 T185 1 T305 1 T258 12
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 5 1 T214 2 T310 1 T313 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 283 1 T12 10 T27 17 T30 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T13 1 T136 11 T38 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T31 1 T127 13 T213 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 332 1 T17 31 T202 1 T127 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T37 35 T69 1 T200 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T11 1 T13 1 T151 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T2 4 T11 1 T15 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T17 10 T31 1 T34 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T134 1 T233 1 T229 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T14 15 T37 10 T56 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T2 10 T7 1 T159 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T4 17 T125 15 T129 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T18 3 T126 1 T36 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T11 1 T101 14 T44 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T2 3 T35 5 T138 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T69 16 T129 9 T144 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T13 1 T126 1 T129 16
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1539 1 T3 3 T9 3 T101 15
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16875 1 T1 20 T5 12 T6 154
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 25 1 T248 4 T329 7 T256 4
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 101 1 T55 13 T237 14 T211 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 9 1 T305 9 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T310 9 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 263 1 T27 9 T30 2 T171 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T136 12 T38 1 T127 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 89 1 T31 2 T127 3 T210 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T17 23 T127 9 T197 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T37 15 T200 11 T201 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T144 1 T42 4 T250 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T15 10 T30 5 T36 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T17 11 T31 5 T34 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T262 1 T162 13 T263 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T37 4 T56 2 T218 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T7 4 T214 11 T236 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T125 9 T129 5 T230 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T18 1 T139 10 T212 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T44 14 T135 11 T171 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T197 10 T204 6 T140 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T129 7 T144 6 T198 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T129 12 T169 7 T85 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1258 1 T3 23 T9 21 T27 13



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22080 1 T1 20 T2 17 T3 3
auto[1] auto[0] 3878 1 T3 23 T7 4 T9 21

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%