dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26640 1 T1 2 T2 108 T3 21



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23031 1 T1 2 T2 108 T3 1
auto[ADC_CTRL_FILTER_COND_OUT] 3609 1 T3 20 T12 30 T14 2



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20401 1 T2 104 T3 18 T6 114
auto[1] 6239 1 T1 2 T2 4 T3 3



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22640 1 T1 2 T2 105 T3 3
auto[1] 4000 1 T2 3 T3 18 T12 15



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 18 1 T259 18 - - - -
values[0] 26 1 T37 7 T263 11 T240 8
values[1] 652 1 T1 1 T61 24 T62 12
values[2] 663 1 T2 4 T14 2 T62 16
values[3] 527 1 T12 2 T47 9 T37 5
values[4] 786 1 T42 1 T73 2 T51 33
values[5] 2822 1 T1 1 T3 20 T5 13
values[6] 808 1 T13 17 T152 1 T42 1
values[7] 787 1 T13 5 T15 9 T143 25
values[8] 837 1 T13 10 T61 25 T36 11
values[9] 1220 1 T3 1 T14 25 T152 1
minimum 17494 1 T2 104 T6 114 T7 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 905 1 T1 1 T14 2 T61 24
values[1] 555 1 T2 4 T47 8 T149 7
values[2] 639 1 T12 2 T47 1 T233 9
values[3] 2876 1 T1 1 T3 3 T5 13
values[4] 740 1 T3 17 T61 12 T152 1
values[5] 758 1 T13 17 T15 9 T43 1
values[6] 724 1 T13 15 T61 25 T47 4
values[7] 873 1 T36 11 T145 20 T38 10
values[8] 738 1 T14 25 T144 13 T143 30
values[9] 309 1 T3 1 T152 1 T116 2
minimum 17523 1 T2 104 T6 114 T7 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22444 1 T1 2 T2 107 T3 21
auto[1] 4196 1 T2 1 T5 12 T10 30



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 285 1 T1 1 T61 13 T62 16
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 266 1 T14 2 T62 12 T144 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T2 3 T47 8 T37 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 87 1 T149 1 T144 1 T154 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T47 1 T233 5 T162 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T12 1 T109 9 T234 9
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1511 1 T1 1 T5 13 T10 32
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T3 1 T12 14 T42 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T36 4 T42 1 T229 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T3 1 T61 6 T152 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T13 17 T15 1 T43 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T37 14 T160 1 T179 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T13 15 T47 4 T117 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T61 14 T150 1 T143 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 255 1 T145 12 T146 5 T107 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T36 1 T38 1 T148 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T14 14 T117 13 T188 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T144 1 T143 13 T233 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 55 1 T3 1 T152 1 T117 15
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T116 1 T120 10 T38 15
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17363 1 T2 102 T6 114 T7 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T242 16 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T61 11 T37 6 T246 5
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T144 12 T54 2 T156 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T2 1 T37 4 T38 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 103 1 T149 6 T144 12 T154 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T233 4 T162 3 T107 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T12 1 T109 8 T234 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 971 1 T153 8 T49 6 T254 22
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T3 2 T12 14 T73 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T229 4 T52 1 T155 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T3 16 T61 6 T53 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T15 8 T73 7 T161 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T37 14 T179 11 T264 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T117 3 T38 9 T208 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T61 11 T150 4 T143 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T145 8 T107 15 T234 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T36 10 T38 9 T56 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T14 11 T117 9 T173 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T144 12 T143 17 T208 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 41 1 T117 12 T102 4 T265 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 93 1 T116 1 T38 16 T156 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 131 1 T2 2 T37 3 T51 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T242 13 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T259 10 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T37 1 T263 11 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T240 1 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T1 1 T61 13 T152 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T62 12 T144 1 T53 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T2 3 T62 16 T38 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T14 2 T149 1 T144 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T47 9 T37 1 T162 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T12 1 T234 9 T238 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T233 5 T160 1 T108 21
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T42 1 T73 1 T51 18
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1492 1 T1 1 T5 13 T10 32
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T3 2 T12 14 T61 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 268 1 T13 17 T47 4 T73 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 264 1 T152 1 T42 1 T43 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 246 1 T13 5 T15 1 T117 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T143 13 T37 14 T147 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T13 10 T117 13 T145 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T61 14 T36 1 T150 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 279 1 T3 1 T14 14 T152 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 399 1 T144 1 T143 13 T116 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17363 1 T2 102 T6 114 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T259 8 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 6 1 T37 6 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 7 1 T240 7 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T61 11 T246 5 T110 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T144 12 T54 2 T245 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T2 1 T38 10 T246 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T149 6 T144 12 T154 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T37 4 T162 3 T107 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T12 1 T234 7 T238 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T233 4 T108 2 T237 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T73 1 T51 15 T145 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 984 1 T153 8 T49 6 T229 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T3 18 T12 14 T61 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T73 7 T52 1 T161 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T179 11 T266 13 T105 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T15 8 T117 3 T38 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T143 12 T37 14 T174 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T117 9 T145 8 T238 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T61 11 T36 10 T150 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T14 11 T117 12 T173 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 345 1 T144 12 T143 17 T116 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 131 1 T2 2 T37 3 T51 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T1 1 T61 12 T62 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 277 1 T14 1 T62 1 T144 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T2 3 T47 1 T37 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T149 7 T144 13 T154 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T47 1 T233 5 T162 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T12 2 T109 9 T234 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1293 1 T1 1 T5 1 T10 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T3 3 T12 15 T42 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T36 1 T42 1 T229 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T3 17 T61 7 T152 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T13 1 T15 9 T43 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T37 15 T160 1 T179 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T13 2 T47 1 T117 4
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T61 12 T150 5 T143 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 264 1 T145 9 T146 1 T107 16
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T36 11 T38 10 T148 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T14 12 T117 10 T188 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T144 13 T143 18 T233 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 53 1 T3 1 T152 1 T117 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T116 2 T120 1 T38 17
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17494 1 T2 104 T6 114 T7 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T242 14 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T61 12 T62 15 T146 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T14 1 T62 11 T156 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T2 1 T47 7 T38 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 62 1 T154 7 T253 8 T234 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T233 4 T162 3 T154 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T109 8 T234 8 T197 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1189 1 T5 12 T10 30 T11 41
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T12 13 T143 7 T51 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T36 3 T229 3 T52 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T61 5 T155 13 T105 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T13 16 T73 6 T228 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T37 13 T179 9 T264 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T13 13 T47 3 T117 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T61 13 T143 12 T174 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T145 11 T146 4 T107 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T148 2 T108 12 T241 25
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T14 13 T117 12 T188 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T143 12 T148 12 T208 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 43 1 T117 14 T257 5 T267 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 106 1 T120 9 T38 14 T228 7
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T242 15 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T259 9 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 8 1 T37 7 T263 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T240 8 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T1 1 T61 12 T152 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T62 1 T144 13 T53 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T2 3 T62 1 T38 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T14 1 T149 7 T144 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T47 2 T37 5 T162 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T12 2 T234 8 T238 6
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T233 5 T160 1 T108 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T42 1 T73 2 T51 23
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1302 1 T1 1 T5 1 T10 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T3 20 T12 15 T61 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T13 1 T47 1 T73 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T152 1 T42 1 T43 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T13 1 T15 9 T117 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T143 13 T37 15 T147 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T13 1 T117 10 T145 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T61 12 T36 11 T150 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T3 1 T14 12 T152 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 421 1 T144 13 T143 18 T116 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17494 1 T2 104 T6 114 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T259 9 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 10 1 T263 10 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T61 12 T146 12 T110 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T62 11 T245 7 T268 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T2 1 T62 15 T38 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T14 1 T154 7 T253 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T47 7 T162 3 T154 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 82 1 T234 8 T269 4 T257 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T233 4 T108 20 T237 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T51 10 T145 9 T109 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1174 1 T5 12 T10 30 T11 41
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T12 13 T61 5 T143 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T13 16 T47 3 T73 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T179 9 T105 4 T264 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T13 4 T117 1 T208 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T143 12 T37 13 T174 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T13 9 T117 12 T145 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T61 13 T148 2 T241 25
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T14 13 T117 14 T188 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 323 1 T143 12 T120 9 T38 14



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22444 1 T1 2 T2 107 T3 21
auto[1] auto[0] 4196 1 T2 1 T5 12 T10 30

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%