dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26640 1 T1 2 T2 108 T3 21



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22924 1 T1 2 T2 104 T3 4
auto[ADC_CTRL_FILTER_COND_OUT] 3716 1 T2 4 T3 17 T13 27



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20340 1 T1 1 T2 108 T3 4
auto[1] 6300 1 T1 1 T3 17 T5 13



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22640 1 T1 2 T2 105 T3 3
auto[1] 4000 1 T2 3 T3 18 T12 15



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 55 1 T282 33 T283 22 - -
values[0] 69 1 T54 8 T176 8 T32 14
values[1] 670 1 T2 4 T13 17 T62 16
values[2] 2874 1 T1 1 T5 13 T10 32
values[3] 714 1 T3 17 T13 10 T14 2
values[4] 723 1 T12 2 T43 1 T143 25
values[5] 591 1 T12 28 T14 25 T15 9
values[6] 558 1 T3 4 T42 1 T43 1
values[7] 651 1 T61 24 T37 7 T120 10
values[8] 928 1 T13 5 T61 25 T36 15
values[9] 1313 1 T1 1 T152 1 T37 5
minimum 17494 1 T2 104 T6 114 T7 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 936 1 T1 1 T13 17 T62 16
values[1] 2937 1 T2 4 T5 13 T10 32
values[2] 709 1 T3 17 T143 25 T116 2
values[3] 563 1 T12 2 T61 12 T42 1
values[4] 546 1 T12 28 T15 9 T62 12
values[5] 733 1 T3 4 T14 25 T43 1
values[6] 527 1 T61 24 T120 10 T38 10
values[7] 1112 1 T13 5 T61 25 T36 15
values[8] 887 1 T1 1 T152 1 T160 1
values[9] 179 1 T37 5 T229 8 T235 15
minimum 17511 1 T2 104 T6 114 T7 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22444 1 T1 2 T2 107 T3 21
auto[1] 4196 1 T2 1 T5 12 T10 30



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 263 1 T1 1 T62 16 T42 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 321 1 T13 17 T149 1 T73 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1490 1 T5 13 T10 32 T11 44
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 265 1 T2 3 T13 10 T152 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T116 1 T38 15 T151 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T3 1 T143 13 T38 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T12 1 T61 6 T42 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T145 12 T151 1 T234 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T12 14 T62 12 T152 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T15 1 T42 1 T47 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T3 2 T14 14 T43 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T144 1 T160 1 T148 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T160 1 T108 13 T271 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T61 13 T120 10 T38 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 285 1 T13 5 T36 5 T47 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 342 1 T61 14 T144 1 T116 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T1 1 T152 1 T160 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 281 1 T52 6 T162 4 T246 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 57 1 T229 4 T57 5 T39 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T37 1 T235 10 T284 15
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17363 1 T2 102 T6 114 T7 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T285 8 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T150 4 T108 2 T110 4
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T149 6 T73 7 T144 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1004 1 T153 8 T49 6 T51 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T2 1 T73 1 T117 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T116 1 T38 16 T208 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T3 16 T143 12 T38 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T12 1 T61 6 T233 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T145 8 T234 11 T97 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T12 14 T117 3 T145 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T15 8 T266 13 T252 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T3 2 T14 11 T37 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T144 12 T208 7 T53 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T222 15 T105 6 T177 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T61 11 T38 9 T39 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T36 10 T37 14 T107 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T61 11 T144 12 T117 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T107 15 T59 1 T259 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T52 1 T162 3 T246 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 40 1 T229 4 T57 1 T39 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 44 1 T37 4 T235 5 T284 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 131 1 T2 2 T37 3 T51 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T285 9 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 32 1 T282 20 T283 12 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 22 1 T263 11 T184 11 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T54 6 T176 8 T32 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T62 16 T42 1 T150 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T2 3 T13 17 T149 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1491 1 T1 1 T5 13 T10 32
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T152 1 T144 1 T228 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T14 2 T116 1 T38 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T3 1 T13 10 T73 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T12 1 T43 1 T173 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T143 13 T145 12 T151 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T12 14 T14 14 T61 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T15 1 T188 20 T160 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T3 2 T43 1 T47 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T42 1 T47 8 T144 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T37 1 T188 12 T108 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T61 13 T120 10 T146 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 264 1 T13 5 T36 5 T47 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T61 14 T144 1 T116 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 330 1 T1 1 T152 1 T229 4
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 411 1 T37 1 T117 13 T52 6
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17363 1 T2 102 T6 114 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 23 1 T282 13 T283 10 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 14 1 T184 14 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 7 1 T54 2 T32 3 T286 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 43 1 T150 4 T108 2 T110 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T2 1 T149 6 T73 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 996 1 T153 8 T49 6 T51 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T144 12 T246 5 T235 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T116 1 T38 16 T208 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T3 16 T73 1 T117 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T12 1 T173 11 T58 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T143 12 T145 8 T54 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T12 14 T14 11 T61 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 96 1 T15 8 T266 13 T252 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T3 2 T145 11 T154 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T144 12 T38 9 T208 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T37 6 T222 15 T105 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T61 11 T56 1 T57 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T36 10 T37 14 T107 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T61 11 T144 12 T179 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 245 1 T229 4 T107 15 T155 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 327 1 T37 4 T117 9 T52 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 131 1 T2 2 T37 3 T51 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T1 1 T62 1 T42 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 313 1 T13 1 T149 7 T73 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1332 1 T5 1 T10 2 T11 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T2 3 T13 1 T152 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T116 2 T38 17 T151 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T3 17 T143 13 T38 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T12 2 T61 7 T42 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T145 9 T151 1 T234 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T12 15 T62 1 T152 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T15 9 T42 1 T47 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T3 4 T14 12 T43 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T144 13 T160 1 T148 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T160 1 T108 1 T271 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T61 12 T120 1 T38 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 277 1 T13 1 T36 12 T47 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 310 1 T61 12 T144 13 T116 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T1 1 T152 1 T160 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 282 1 T52 4 T162 4 T246 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 52 1 T229 5 T57 5 T39 4
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 51 1 T37 5 T235 6 T284 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17494 1 T2 104 T6 114 T7 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T285 10 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T62 15 T148 10 T108 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 266 1 T13 16 T73 6 T143 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1162 1 T5 12 T10 30 T11 41
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T2 1 T13 9 T117 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T38 14 T208 7 T173 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T143 12 T245 7 T268 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T61 5 T233 4 T156 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 101 1 T145 11 T234 8 T198 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T12 13 T62 11 T117 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T47 7 T188 19 T252 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T14 13 T188 11 T154 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T148 2 T208 7 T253 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T108 12 T104 2 T105 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 88 1 T61 12 T120 9 T146 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T13 4 T36 3 T47 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 294 1 T61 13 T117 12 T179 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T107 8 T59 2 T259 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T52 3 T162 3 T174 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 45 1 T229 3 T57 1 T168 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 31 1 T235 9 T284 14 T283 8
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 7 1 T285 7 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 25 1 T282 14 T283 11 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T263 1 T184 15 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T54 4 T176 1 T32 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 72 1 T62 1 T42 1 T150 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T2 3 T13 1 T149 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1320 1 T1 1 T5 1 T10 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T152 1 T144 13 T228 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T14 1 T116 2 T38 17
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T3 17 T13 1 T73 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T12 2 T43 1 T173 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T143 13 T145 9 T151 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T12 15 T14 12 T61 7
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T15 9 T188 1 T160 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T3 4 T43 1 T47 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T42 1 T47 1 T144 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T37 7 T188 1 T108 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T61 12 T120 1 T146 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 259 1 T13 1 T36 12 T47 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 256 1 T61 12 T144 13 T116 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 310 1 T1 1 T152 1 T229 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 396 1 T37 5 T117 10 T52 4
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17494 1 T2 104 T6 114 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 30 1 T282 19 T283 11 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 20 1 T263 10 T184 10 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 21 1 T54 4 T176 7 T32 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T62 15 T148 10 T108 20
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T2 1 T13 16 T73 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1167 1 T5 12 T10 30 T11 41
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T228 7 T154 3 T155 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T14 1 T38 14 T208 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T13 9 T117 14 T245 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T173 8 T58 1 T245 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T143 12 T145 11 T234 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T12 13 T14 13 T61 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T188 19 T252 1 T259 17
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T145 9 T154 7 T237 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 85 1 T47 7 T148 2 T208 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T188 11 T108 12 T104 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T61 12 T120 9 T146 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T13 4 T36 3 T47 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T61 13 T179 9 T234 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 265 1 T229 3 T107 8 T155 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 342 1 T117 12 T52 3 T162 3



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22444 1 T1 2 T2 107 T3 21
auto[1] auto[0] 4196 1 T2 1 T5 12 T10 30

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%