dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26640 1 T1 2 T2 108 T3 21



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22923 1 T1 1 T2 108 T3 18
auto[ADC_CTRL_FILTER_COND_OUT] 3717 1 T1 1 T3 3 T12 28



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20648 1 T1 1 T2 104 T3 4
auto[1] 5992 1 T1 1 T2 4 T3 17



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22640 1 T1 2 T2 105 T3 3
auto[1] 4000 1 T2 3 T3 18 T12 15



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 334 1 T14 2 T188 20 T38 10
values[0] 35 1 T51 33 T298 1 T299 1
values[1] 848 1 T62 16 T152 2 T144 13
values[2] 680 1 T13 10 T43 1 T143 33
values[3] 672 1 T36 4 T43 2 T73 14
values[4] 608 1 T1 1 T3 17 T61 25
values[5] 608 1 T3 1 T13 5 T61 24
values[6] 684 1 T1 1 T2 4 T61 12
values[7] 802 1 T13 17 T14 25 T15 9
values[8] 2863 1 T5 13 T10 32 T11 44
values[9] 1012 1 T3 3 T12 2 T152 1
minimum 17494 1 T2 104 T6 114 T7 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 777 1 T13 10 T152 1 T144 13
values[1] 788 1 T62 16 T152 1 T43 1
values[2] 613 1 T62 12 T36 4 T43 2
values[3] 511 1 T1 1 T3 17 T13 5
values[4] 638 1 T2 4 T3 1 T61 24
values[5] 685 1 T1 1 T61 12 T42 1
values[6] 3016 1 T5 13 T10 32 T11 44
values[7] 668 1 T12 28 T152 1 T37 7
values[8] 995 1 T3 3 T12 2 T14 2
values[9] 182 1 T47 4 T160 1 T97 12
minimum 17767 1 T2 104 T6 114 T7 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22444 1 T1 2 T2 107 T3 21
auto[1] 4196 1 T2 1 T5 12 T10 30



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T117 2 T147 1 T173 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T13 10 T152 1 T144 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T152 1 T73 7 T143 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 259 1 T62 16 T43 1 T143 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T62 12 T235 1 T190 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T36 4 T43 2 T145 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T3 1 T61 14 T37 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T1 1 T13 5 T47 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T2 3 T3 1 T144 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T61 13 T179 10 T107 15
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T1 1 T61 6 T42 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T37 14 T117 13 T246 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1587 1 T5 13 T10 32 T11 44
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T15 1 T42 1 T47 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T145 12 T154 4 T107 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T12 14 T152 1 T37 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 248 1 T12 1 T42 1 T73 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 291 1 T3 1 T14 2 T36 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 54 1 T160 1 T103 1 T248 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 61 1 T47 4 T97 1 T300 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17407 1 T2 102 T6 114 T7 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T51 18 T116 1 T146 5
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T117 3 T173 1 T54 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T144 12 T208 5 T237 22
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T73 7 T143 12 T174 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T117 12 T38 16 T246 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T235 9 T197 2 T241 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T145 11 T53 1 T266 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T3 16 T61 11 T37 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 95 1 T150 4 T52 1 T156 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T2 1 T144 12 T229 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T61 11 T179 11 T107 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T61 6 T196 9 T102 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T37 14 T117 9 T246 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 966 1 T14 11 T153 8 T49 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T15 8 T149 6 T154 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T145 8 T107 15 T252 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T12 14 T37 6 T38 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T12 1 T73 1 T54 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 277 1 T3 2 T36 10 T144 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 27 1 T248 7 T285 9 T301 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 40 1 T97 11 T302 15 T303 14
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 179 1 T2 2 T37 3 T51 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 71 1 T51 15 T116 1 T239 2



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 117 1 T188 20 T160 1 T54 6
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 59 1 T14 2 T38 1 T246 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T51 18 T298 1 T299 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T152 1 T117 2 T228 15
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 295 1 T62 16 T152 1 T144 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T143 13 T148 13 T174 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T13 10 T43 1 T143 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T73 7 T109 9 T110 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T36 4 T43 2 T117 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T3 1 T61 14 T62 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T1 1 T47 1 T150 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T3 1 T144 1 T37 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T13 5 T61 13 T52 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T1 1 T2 3 T61 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T37 14 T108 13 T239 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T13 17 T14 14 T116 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 259 1 T15 1 T42 1 T47 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1546 1 T5 13 T10 32 T11 44
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T12 14 T160 1 T148 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T12 1 T42 1 T73 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 331 1 T3 1 T152 1 T36 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17363 1 T2 102 T6 114 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 75 1 T54 2 T234 7 T248 7
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 83 1 T38 9 T246 4 T204 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T51 15 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T117 3 T173 1 T155 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T144 12 T116 1 T208 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T143 12 T174 12 T54 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T38 16 T246 8 T54 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T73 7 T109 8 T110 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T117 12 T145 11 T53 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T3 16 T61 11 T245 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T150 4 T156 10 T238 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T144 12 T37 4 T229 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T61 11 T52 1 T179 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T2 1 T61 6 T196 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T37 14 T239 2 T39 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T14 11 T108 2 T236 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T15 8 T149 6 T117 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 977 1 T153 8 T49 6 T145 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T12 14 T162 3 T56 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T12 1 T73 1 T234 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 265 1 T3 2 T36 10 T144 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 131 1 T2 2 T37 3 T51 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T117 4 T147 1 T173 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T13 1 T152 1 T144 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T152 1 T73 8 T143 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T62 1 T43 1 T143 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T62 1 T235 10 T190 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T36 1 T43 2 T145 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T3 17 T61 12 T37 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T1 1 T13 1 T47 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T2 3 T3 1 T144 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T61 12 T179 12 T107 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T1 1 T61 7 T42 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T37 15 T117 10 T246 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1291 1 T5 1 T10 2 T11 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T15 9 T42 1 T47 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T145 9 T154 1 T107 16
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T12 15 T152 1 T37 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 240 1 T12 2 T42 1 T73 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 347 1 T3 3 T14 1 T36 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 34 1 T160 1 T103 1 T248 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 50 1 T47 1 T97 12 T300 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17552 1 T2 104 T6 114 T7 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 100 1 T51 23 T116 2 T146 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T117 1 T235 9 T155 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T13 9 T148 10 T208 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T73 6 T143 12 T148 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T62 15 T143 7 T117 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T62 11 T197 11 T241 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T36 3 T145 9 T284 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T61 13 T188 11 T245 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 105 1 T13 4 T52 3 T59 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T2 1 T229 3 T233 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T61 12 T179 9 T107 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T61 5 T203 12 T58 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T37 13 T117 12 T39 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1262 1 T5 12 T10 30 T11 41
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T47 7 T148 2 T154 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T145 11 T154 3 T107 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T12 13 T38 11 T162 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T188 19 T228 7 T146 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T14 1 T143 12 T208 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 47 1 T248 7 T263 10 T285 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 51 1 T47 3 T302 13 T304 13
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 34 1 T228 14 T276 7 T269 4
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 81 1 T51 10 T146 4 T166 4



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 97 1 T188 1 T160 1 T54 4
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 103 1 T14 1 T38 10 T246 5
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T51 23 T298 1 T299 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T152 1 T117 4 T228 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T62 1 T152 1 T144 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T143 13 T148 1 T174 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T13 1 T43 1 T143 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T73 8 T109 9 T110 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T36 1 T43 2 T117 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T3 17 T61 12 T62 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T1 1 T47 1 T150 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T3 1 T144 13 T37 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T13 1 T61 12 T52 4
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T1 1 T2 3 T61 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T37 15 T108 1 T239 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T13 1 T14 12 T116 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 263 1 T15 9 T42 1 T47 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1311 1 T5 1 T10 2 T11 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T12 15 T160 1 T148 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 252 1 T12 2 T42 1 T73 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 334 1 T3 3 T152 1 T36 11
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17494 1 T2 104 T6 114 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 95 1 T188 19 T54 4 T234 8
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 39 1 T14 1 T204 8 T305 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T51 10 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T117 1 T228 14 T155 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T62 15 T146 4 T148 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T143 12 T148 12 T174 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T13 9 T143 7 T38 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T73 6 T109 8 T110 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T36 3 T117 14 T145 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T61 13 T62 11 T188 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T191 11 T284 14 T306 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T229 3 T233 4 T161 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T13 4 T61 12 T52 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T2 1 T61 5 T203 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T37 13 T108 12 T39 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T13 16 T14 13 T179 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T47 7 T117 12 T154 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1212 1 T5 12 T10 30 T11 41
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T12 13 T148 2 T162 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T228 7 T146 12 T234 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T47 3 T143 12 T38 11



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22444 1 T1 2 T2 107 T3 21
auto[1] auto[0] 4196 1 T2 1 T5 12 T10 30

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%