dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26587 1 T1 200 T2 2 T3 54



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22998 1 T1 200 T2 2 T3 54
auto[ADC_CTRL_FILTER_COND_OUT] 3589 1 T5 1 T11 16 T12 32



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20717 1 T1 200 T3 53 T4 1
auto[1] 5870 1 T2 2 T3 1 T5 2



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22672 1 T1 200 T2 2 T3 42
auto[1] 3915 1 T3 12 T8 17 T11 16



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 42 1 T35 2 T293 18 T294 22
values[0] 86 1 T259 5 T142 27 T264 22
values[1] 542 1 T47 20 T27 5 T39 10
values[2] 744 1 T4 1 T8 27 T12 12
values[3] 794 1 T47 24 T33 18 T134 1
values[4] 2776 1 T2 2 T3 1 T5 1
values[5] 676 1 T12 20 T13 2 T44 4
values[6] 704 1 T5 1 T6 2 T36 10
values[7] 705 1 T3 13 T13 18 T37 1
values[8] 764 1 T13 2 T37 22 T15 3
values[9] 1166 1 T5 1 T8 9 T11 36
minimum 17588 1 T1 200 T3 40 T7 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 777 1 T27 5 T229 3 T137 13
values[1] 746 1 T4 1 T8 27 T12 12
values[2] 804 1 T47 24 T134 1 T194 10
values[3] 2762 1 T2 2 T3 1 T5 1
values[4] 749 1 T12 20 T13 2 T36 8
values[5] 637 1 T6 2 T13 18 T36 2
values[6] 716 1 T3 13 T5 1 T37 1
values[7] 866 1 T5 1 T8 9 T13 2
values[8] 736 1 T11 36 T47 16 T48 4
values[9] 206 1 T29 7 T134 6 T221 1
minimum 17588 1 T1 200 T3 40 T7 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22451 1 T1 200 T2 2 T3 54
auto[1] 4136 1 T8 17 T11 18 T12 14



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 252 1 T27 1 T229 1 T39 8
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T137 1 T139 9 T140 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T4 1 T8 16 T33 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 261 1 T12 7 T47 10 T32 16
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T194 1 T153 1 T219 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 271 1 T47 13 T134 1 T40 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1561 1 T2 2 T3 1 T5 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T32 8 T138 18 T212 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T13 1 T135 1 T199 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 266 1 T12 9 T36 6 T26 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T6 2 T36 1 T218 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T13 9 T146 12 T255 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T3 1 T37 1 T48 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T5 1 T36 6 T15 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T5 1 T8 3 T37 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 260 1 T13 1 T32 9 T136 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 251 1 T11 11 T47 9 T48 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T11 9 T35 1 T31 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 64 1 T221 1 T80 13 T226 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 50 1 T29 5 T134 1 T256 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17441 1 T1 200 T3 40 T7 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T27 4 T229 2 T39 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T137 12 T139 5 T243 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T8 11 T33 8 T198 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T12 5 T47 10 T183 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T194 9 T153 1 T230 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T47 11 T40 5 T188 21
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 894 1 T110 11 T42 12 T266 24
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T138 15 T212 4 T17 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T13 1 T199 11 T190 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T12 11 T36 2 T26 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T36 1 T218 1 T246 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T13 9 T93 1 T226 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T3 12 T26 14 T27 17
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T36 5 T15 2 T38 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T8 6 T37 15 T15 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T13 1 T136 11 T218 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T11 9 T47 7 T27 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T11 7 T35 1 T31 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 45 1 T80 12 T226 11 T260 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 47 1 T29 2 T134 5 T256 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 147 1 T15 1 T29 5 T38 2



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 12 1 T294 12 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T35 1 T293 10 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 5 1 T259 5 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 44 1 T142 13 T264 11 T295 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T27 1 T39 8 T153 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T47 10 T139 9 T140 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T4 1 T8 16 T38 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T12 7 T32 16 T135 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T33 10 T194 1 T198 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T47 13 T134 1 T40 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1571 1 T2 2 T3 1 T5 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T32 8 T138 18 T212 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T13 1 T44 4 T135 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T12 9 T26 1 T234 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T6 2 T36 1 T38 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T5 1 T36 6 T90 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T3 1 T37 1 T48 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T13 9 T36 6 T15 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T37 7 T15 2 T137 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T13 1 T31 7 T40 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 352 1 T5 1 T8 3 T11 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 321 1 T11 9 T29 5 T32 9
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17441 1 T1 200 T3 40 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 10 1 T294 10 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T35 1 T293 8 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T142 14 T264 11 T295 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T27 4 T39 2 T153 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T47 10 T139 5 T243 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T8 11 T229 2 T230 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T12 5 T137 12 T147 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T33 8 T194 9 T198 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T47 11 T40 5 T183 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 900 1 T110 11 T42 12 T266 24
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T138 15 T212 4 T17 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T13 1 T199 11 T190 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T12 11 T26 1 T137 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T36 1 T218 1 T246 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T36 2 T90 7 T147 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T3 12 T26 14 T27 17
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T13 9 T36 5 T15 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T37 15 T15 1 T210 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T13 1 T31 4 T40 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T8 6 T11 9 T47 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T11 7 T29 2 T134 5
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 147 1 T15 1 T29 5 T38 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T27 5 T229 3 T39 7
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T137 13 T139 6 T140 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T4 1 T8 12 T33 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T12 6 T47 11 T32 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T194 10 T153 2 T219 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T47 12 T134 1 T40 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1246 1 T2 2 T3 1 T5 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T32 1 T138 16 T212 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T13 2 T135 1 T199 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 288 1 T12 12 T36 6 T26 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T6 2 T36 2 T218 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T13 10 T146 1 T255 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 233 1 T3 13 T37 1 T48 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T5 1 T36 8 T15 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T5 1 T8 7 T37 16
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T13 2 T32 1 T136 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T11 10 T47 8 T48 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T11 8 T35 2 T31 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 53 1 T221 1 T80 13 T226 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 57 1 T29 6 T134 6 T256 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17588 1 T1 200 T3 40 T7 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T39 3 T153 8 T139 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T139 8 T140 8 T243 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T8 15 T33 9 T147 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T12 6 T47 9 T32 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T219 7 T230 11 T274 19
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T47 12 T40 2 T188 18
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1209 1 T44 3 T236 30 T217 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T32 7 T138 17 T212 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T199 11 T174 13 T247 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T12 8 T36 2 T90 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T246 14 T289 11 T296 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T13 8 T146 11 T255 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T48 2 T137 9 T138 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T36 3 T15 2 T38 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T8 2 T37 6 T33 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T32 8 T136 13 T148 25
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T11 10 T47 8 T48 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T11 8 T31 6 T232 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 56 1 T80 12 T226 13 T260 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 40 1 T29 1 T256 9 T293 9



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 11 1 T294 11 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T35 2 T293 9 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T259 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 41 1 T142 15 T264 12 T295 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T27 5 T39 7 T153 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T47 11 T139 6 T140 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T4 1 T8 12 T38 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T12 6 T32 1 T135 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T33 9 T194 10 T198 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 261 1 T47 12 T134 1 T40 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1246 1 T2 2 T3 1 T5 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T32 1 T138 16 T212 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T13 2 T44 1 T135 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T12 12 T26 2 T234 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T6 2 T36 2 T38 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T5 1 T36 6 T90 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T3 13 T37 1 T48 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T13 10 T36 8 T15 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T37 16 T15 3 T137 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T13 2 T31 5 T40 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 299 1 T5 1 T8 7 T11 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 320 1 T11 8 T29 6 T32 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17588 1 T1 200 T3 40 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 11 1 T294 11 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T293 9 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 4 1 T259 4 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 40 1 T142 12 T264 10 T295 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T39 3 T153 8 T139 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 97 1 T47 9 T139 8 T140 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T8 15 T230 2 T210 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T12 6 T32 15 T147 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T33 9 T219 7 T147 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T47 12 T40 2 T188 18
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1225 1 T236 30 T217 10 T237 32
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T32 7 T138 17 T212 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 97 1 T44 3 T199 11 T146 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T12 8 T234 9 T137 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T174 13 T246 14 T296 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T36 2 T90 9 T146 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T48 2 T138 8 T139 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T13 8 T36 3 T15 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T37 6 T137 9 T141 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T31 6 T215 10 T226 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 288 1 T8 2 T11 10 T47 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 259 1 T11 8 T29 1 T32 8



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22451 1 T1 200 T2 2 T3 54
auto[1] auto[0] 4136 1 T8 17 T11 18 T12 14

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%