dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26587 1 T1 200 T2 2 T3 54



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23023 1 T1 200 T2 2 T3 41
auto[ADC_CTRL_FILTER_COND_OUT] 3564 1 T3 13 T4 1 T6 2



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20556 1 T1 200 T3 54 T4 1
auto[1] 6031 1 T2 2 T5 1 T6 2



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22672 1 T1 200 T2 2 T3 42
auto[1] 3915 1 T3 12 T8 17 T11 16



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 20 1 T198 15 T17 4 T308 1
values[0] 44 1 T190 1 T300 9 T254 22
values[1] 710 1 T4 1 T13 18 T35 2
values[2] 2793 1 T2 2 T13 2 T37 1
values[3] 817 1 T8 27 T135 1 T232 20
values[4] 776 1 T5 1 T48 3 T15 5
values[5] 708 1 T5 1 T11 20 T37 22
values[6] 660 1 T3 13 T6 1 T13 2
values[7] 841 1 T6 1 T11 16 T12 12
values[8] 507 1 T3 1 T5 1 T31 11
values[9] 1123 1 T8 9 T12 20 T36 10
minimum 17588 1 T1 200 T3 40 T7 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 801 1 T4 1 T13 18 T35 2
values[1] 2838 1 T2 2 T13 2 T37 1
values[2] 908 1 T8 27 T26 2 T136 25
values[3] 677 1 T5 1 T11 20 T48 3
values[4] 710 1 T3 13 T5 1 T6 1
values[5] 644 1 T6 1 T11 16 T13 2
values[6] 871 1 T3 1 T5 1 T12 12
values[7] 475 1 T31 11 T134 1 T137 13
values[8] 893 1 T12 20 T36 10 T27 28
values[9] 153 1 T8 9 T29 3 T134 3
minimum 17617 1 T1 200 T3 40 T7 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22451 1 T1 200 T2 2 T3 54
auto[1] 4136 1 T8 17 T11 18 T12 14



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 282 1 T13 9 T35 1 T32 8
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T4 1 T32 9 T38 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1598 1 T2 2 T37 1 T50 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T13 1 T26 1 T232 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 257 1 T26 1 T136 14 T212 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 269 1 T8 16 T147 11 T140 9
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T5 1 T48 3 T36 6
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T11 11 T15 3 T134 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T5 1 T44 4 T38 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 275 1 T3 1 T6 1 T37 7
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T13 1 T48 4 T137 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T6 1 T11 9 T90 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T3 1 T5 1 T12 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 311 1 T47 10 T137 10 T184 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T31 7 T134 1 T230 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 106 1 T137 1 T200 3 T147 15
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 243 1 T27 2 T217 11 T198 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 298 1 T12 9 T36 7 T27 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 62 1 T8 3 T29 2 T221 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T134 1 T229 1 T142 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17441 1 T1 200 T3 40 T7 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T257 13 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T13 9 T35 1 T33 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T199 11 T230 9 T148 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 936 1 T47 7 T110 11 T42 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T13 1 T26 14 T232 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T26 1 T136 11 T212 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T8 11 T147 4 T224 18
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T36 5 T29 1 T194 20
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T11 9 T15 2 T134 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 91 1 T38 1 T145 1 T218 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T3 12 T37 15 T47 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T13 1 T137 11 T138 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T11 7 T90 7 T232 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T12 5 T40 5 T183 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T47 10 T222 4 T233 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T31 4 T230 13 T148 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 63 1 T137 12 T147 12 T225 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T27 8 T198 14 T171 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T12 11 T36 3 T27 17
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 24 1 T8 6 T29 1 T295 17
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T134 2 T229 2 T142 14
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 147 1 T15 1 T29 5 T38 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T257 16 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 4 1 T198 1 T17 3 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T308 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 10 1 T309 10 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 21 1 T190 1 T300 9 T254 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 252 1 T13 9 T35 1 T32 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T4 1 T32 9 T38 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1586 1 T2 2 T37 1 T50 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T13 1 T26 1 T38 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T135 1 T136 14 T212 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 269 1 T8 16 T232 11 T147 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T5 1 T48 3 T26 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T15 3 T134 1 T234 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T5 1 T44 4 T36 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 278 1 T11 11 T37 7 T47 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T13 1 T145 1 T137 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T3 1 T6 1 T90 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T12 7 T48 4 T218 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 313 1 T6 1 T11 9 T47 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T3 1 T5 1 T31 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T200 3 T147 15 T220 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 342 1 T8 3 T27 2 T29 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 308 1 T12 9 T36 7 T27 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17441 1 T1 200 T3 40 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 15 1 T198 14 T17 1 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T309 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T254 11 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T13 9 T35 1 T33 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T199 11 T153 1 T148 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 911 1 T47 7 T110 11 T42 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T13 1 T26 14 T153 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T136 11 T212 4 T153 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T8 11 T232 9 T147 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T26 1 T194 20 T142 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T15 2 T134 5 T198 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T36 5 T29 1 T38 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T11 9 T37 15 T47 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T13 1 T145 1 T137 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T3 12 T90 7 T232 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T12 5 T40 5 T183 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T11 7 T47 10 T233 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 78 1 T31 4 T230 13 T148 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 105 1 T147 12 T225 4 T310 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T8 6 T27 8 T29 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T12 11 T36 3 T27 17
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 147 1 T15 1 T29 5 T38 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T13 10 T35 2 T32 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T4 1 T32 1 T38 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1294 1 T2 2 T37 1 T50 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T13 2 T26 15 T232 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T26 2 T136 12 T212 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 268 1 T8 12 T147 5 T140 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T5 1 T48 1 T36 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T11 10 T15 3 T134 6
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T5 1 T44 1 T38 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 260 1 T3 13 T6 1 T37 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T13 2 T48 1 T137 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T6 1 T11 8 T90 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 221 1 T3 1 T5 1 T12 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T47 11 T137 1 T184 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T31 5 T134 1 T230 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 97 1 T137 13 T200 1 T147 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T27 10 T217 1 T198 15
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T12 12 T36 8 T27 18
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 36 1 T8 7 T29 2 T221 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 55 1 T134 3 T229 3 T142 15
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17588 1 T1 200 T3 40 T7 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T257 17 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T13 8 T32 7 T33 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T32 8 T199 11 T230 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1240 1 T47 8 T236 30 T237 32
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T232 10 T153 8 T235 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T136 13 T212 4 T141 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T8 15 T147 10 T140 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T48 2 T36 3 T219 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T11 10 T15 2 T234 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T44 3 T38 1 T139 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T37 6 T47 12 T32 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T48 3 T137 10 T138 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T11 8 T90 9 T232 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T12 6 T218 6 T40 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 265 1 T47 9 T137 9 T219 21
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T31 6 T230 11 T141 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 72 1 T200 2 T147 14 T220 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T217 10 T174 13 T171 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T12 8 T36 2 T39 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 50 1 T8 2 T29 1 T146 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T142 12 - - - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T257 12 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 19 1 T198 15 T17 4 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T308 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 3 1 T309 3 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T190 1 T300 1 T254 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T13 10 T35 2 T32 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T4 1 T32 1 T38 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1259 1 T2 2 T37 1 T50 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T13 2 T26 15 T38 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T135 1 T136 12 T212 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T8 12 T232 10 T147 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T5 1 T48 1 T26 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T15 3 T134 6 T234 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T5 1 T44 1 T36 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T11 10 T37 16 T47 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T13 2 T145 2 T137 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T3 13 T6 1 T90 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T12 6 T48 1 T218 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T6 1 T11 8 T47 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T3 1 T5 1 T31 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T200 1 T147 13 T220 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 286 1 T8 7 T27 10 T29 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 316 1 T12 12 T36 8 T27 18
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17588 1 T1 200 T3 40 T7 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 9 1 T309 9 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T300 8 T254 10 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T13 8 T32 7 T33 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 93 1 T32 8 T199 11 T148 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1238 1 T47 8 T236 30 T237 32
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 106 1 T153 8 T230 2 T235 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T136 13 T212 4 T141 20
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T8 15 T232 10 T147 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T48 2 T219 7 T142 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T15 2 T234 9 T220 16
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 91 1 T44 3 T36 3 T38 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T11 10 T37 6 T47 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T137 10 T138 8 T248 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T90 9 T232 9 T39 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T12 6 T48 3 T218 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 265 1 T11 8 T47 9 T137 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T31 6 T230 11 T141 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T200 2 T147 14 T220 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 274 1 T8 2 T29 1 T217 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T12 8 T36 2 T39 1



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22451 1 T1 200 T2 2 T3 54
auto[1] auto[0] 4136 1 T8 17 T11 18 T12 14

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%