dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26511 1 T1 37 T2 20 T3 39



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 20770 1 T1 13 T2 20 T3 22
auto[ADC_CTRL_FILTER_COND_OUT] 5741 1 T1 24 T3 17 T8 3



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20778 1 T1 27 T2 20 T3 17
auto[1] 5733 1 T1 10 T3 22 T8 3



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22444 1 T1 37 T2 20 T3 39
auto[1] 4067 1 T6 15 T7 15 T11 10



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 309 1 T1 14 T7 16 T12 12
values[0] 16 1 T270 15 T311 1 - -
values[1] 950 1 T15 18 T154 1 T16 1
values[2] 621 1 T16 4 T178 14 T162 16
values[3] 649 1 T1 13 T161 1 T227 1
values[4] 681 1 T1 10 T3 22 T48 24
values[5] 739 1 T154 1 T30 20 T228 16
values[6] 682 1 T3 17 T13 1 T154 1
values[7] 647 1 T7 24 T30 25 T33 1
values[8] 979 1 T161 1 T28 1 T34 29
values[9] 3028 1 T6 26 T8 3 T11 11
minimum 17210 1 T2 20 T4 20 T5 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 864 1 T15 18 T154 1 T16 1
values[1] 2831 1 T8 3 T11 11 T14 9
values[2] 733 1 T1 13 T161 1 T227 1
values[3] 686 1 T1 10 T3 22 T48 24
values[4] 728 1 T3 17 T154 1 T228 16
values[5] 546 1 T13 1 T154 1 T170 1
values[6] 677 1 T7 24 T161 1 T28 1
values[7] 969 1 T6 26 T13 1 T34 29
values[8] 880 1 T12 12 T15 10 T166 3
values[9] 116 1 T1 14 T7 16 T48 27
minimum 17481 1 T2 20 T4 20 T5 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22186 1 T1 3 T2 20 T3 2
auto[1] 4325 1 T1 34 T3 37 T6 11



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T154 1 T204 9 T172 15
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 275 1 T15 10 T16 1 T156 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T16 3 T34 5 T178 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1550 1 T8 3 T11 1 T14 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T1 13 T227 1 T61 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T161 1 T172 1 T128 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T3 22 T48 14 T28 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T1 10 T61 9 T171 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T44 1 T206 18 T271 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T3 17 T154 1 T228 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 91 1 T154 1 T170 1 T155 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T13 1 T231 7 T156 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T7 12 T28 1 T30 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T161 1 T162 10 T155 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 333 1 T6 12 T34 17 T237 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T13 1 T151 31 T163 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 274 1 T15 6 T166 1 T229 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T12 12 T30 1 T186 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 45 1 T7 13 T48 23 T312 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 21 1 T1 14 T100 1 T182 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17162 1 T2 20 T4 20 T5 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 83 1 T151 3 T41 3 T192 16
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T181 3 T45 1 T188 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T15 8 T158 5 T164 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T16 1 T34 3 T178 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1016 1 T11 10 T14 8 T152 18
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T61 15 T186 1 T229 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T244 3 T272 1 T273 21
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T48 10 T30 5 T158 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T61 5 T169 6 T266 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T44 1 T206 18 T188 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T228 8 T44 1 T167 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T155 18 T165 4 T173 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T156 10 T157 6 T171 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T7 12 T30 11 T155 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T162 7 T155 7 T158 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 250 1 T6 14 T34 12 T237 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T151 26 T229 14 T234 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T15 4 T166 2 T229 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T186 10 T238 10 T230 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 35 1 T7 3 T48 4 T313 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T182 6 T275 8 T276 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 159 1 T6 1 T16 1 T28 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 77 1 T151 12 T192 14 T312 5



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [values[0]] * -- -- 2


Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 75 1 T7 13 T229 10 T44 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T1 14 T12 12 T186 10
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T311 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T270 15 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 257 1 T154 1 T204 9 T172 15
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 304 1 T15 10 T16 1 T151 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T16 3 T178 8 T186 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T162 9 T40 1 T190 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T1 13 T227 1 T34 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T161 1 T172 1 T128 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T3 22 T48 14 T28 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T1 10 T61 9 T171 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 233 1 T30 15 T206 18 T271 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T154 1 T228 8 T44 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T154 1 T170 1 T165 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 261 1 T3 17 T13 1 T231 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T7 12 T30 14 T33 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T162 10 T157 1 T158 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 303 1 T28 1 T34 17 T175 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T161 1 T151 31 T155 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 290 1 T6 12 T15 6 T166 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1530 1 T8 3 T11 1 T13 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17081 1 T2 20 T4 20 T5 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 68 1 T7 3 T229 6 T44 1
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 57 1 T186 10 T314 12 T275 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T181 3 T45 1 T17 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T15 8 T151 12 T158 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T16 1 T178 6 T186 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T162 7 T184 11 T230 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T34 3 T61 15 T186 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T89 2 T207 4 T294 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T48 10 T158 11 T164 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T61 5 T169 6 T266 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T30 5 T206 18 T188 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T228 8 T44 1 T168 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T165 4 T44 1 T36 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T156 10 T157 6 T171 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T7 12 T30 11 T155 30
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T162 7 T158 11 T293 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T34 12 T175 8 T236 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T151 26 T155 7 T229 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T6 14 T15 4 T166 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1035 1 T11 10 T14 8 T152 18
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 129 1 T6 1 T16 1 T28 3



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T154 1 T204 1 T172 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T15 9 T16 1 T156 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T16 4 T34 4 T178 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1352 1 T8 3 T11 11 T14 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 265 1 T1 1 T227 1 T61 16
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T161 1 T172 1 T128 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T3 1 T48 11 T28 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T1 1 T61 6 T171 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T44 2 T206 19 T271 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T3 1 T154 1 T228 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T154 1 T170 1 T155 19
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T13 1 T231 1 T156 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T7 13 T28 1 T30 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T161 1 T162 8 T155 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 293 1 T6 15 T34 13 T237 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T13 1 T151 28 T163 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T15 5 T166 3 T229 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T12 1 T30 1 T186 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 45 1 T7 4 T48 5 T312 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T1 1 T100 1 T182 7
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17258 1 T2 20 T4 20 T5 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T151 13 T41 3 T192 15
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T204 8 T172 14 T181 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T15 9 T156 10 T158 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T34 4 T178 7 T186 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1214 1 T32 17 T162 8 T126 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T1 12 T61 10 T229 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 105 1 T215 8 T176 6 T244 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T3 21 T48 13 T28 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T1 9 T61 8 T169 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T206 17 T188 9 T215 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T3 16 T228 7 T168 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 64 1 T155 15 T173 14 T288 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T231 6 T156 13 T157 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 92 1 T7 11 T30 13 T156 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T162 9 T204 22 T158 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 290 1 T6 11 T34 16 T237 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T151 29 T229 14 T234 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T15 5 T229 9 T164 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T12 11 T186 9 T93 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 35 1 T7 12 T48 22 T313 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T1 13 - - - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 63 1 T17 3 T47 2 T87 14
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 71 1 T151 2 T192 15 T290 7



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 86 1 T7 4 T229 7 T44 2
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 71 1 T1 1 T12 1 T186 11
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T311 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T270 1 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T154 1 T204 1 T172 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 287 1 T15 9 T16 1 T151 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T16 4 T178 7 T186 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T162 8 T40 1 T190 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T1 1 T227 1 T34 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T161 1 T172 1 T128 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T3 1 T48 11 T28 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T1 1 T61 6 T171 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T30 6 T206 19 T271 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T154 1 T228 9 T44 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T154 1 T170 1 T165 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T3 1 T13 1 T231 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T7 13 T30 12 T33 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T162 8 T157 1 T158 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 288 1 T28 1 T34 13 T175 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T161 1 T151 28 T155 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T6 15 T15 5 T166 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1379 1 T8 3 T11 11 T13 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17210 1 T2 20 T4 20 T5 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 57 1 T7 12 T229 9 T117 11
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 95 1 T1 13 T12 11 T186 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T270 14 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T204 8 T172 14 T181 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T15 9 T151 2 T156 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T178 7 T186 2 T40 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T162 8 T183 11 T184 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T1 12 T34 4 T61 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 92 1 T215 8 T176 6 T88 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T3 21 T48 13 T28 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T1 9 T61 8 T169 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T30 14 T206 17 T188 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T228 7 T168 11 T88 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T249 15 T281 16 T288 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T3 16 T231 6 T156 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T7 11 T30 13 T155 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T162 9 T158 11 T172 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 259 1 T34 16 T175 12 T249 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T151 29 T204 22 T229 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T6 11 T15 5 T48 22
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1186 1 T32 17 T126 11 T111 33



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22186 1 T1 3 T2 20 T3 2
auto[1] auto[0] 4325 1 T1 34 T3 37 T6 11

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%