dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 25808 1 T1 3 T2 29 T3 9



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22595 1 T1 3 T2 27 T3 9
auto[ADC_CTRL_FILTER_COND_OUT] 3213 1 T2 2 T7 8 T8 7



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20119 1 T2 2 T4 1 T5 11
auto[1] 5689 1 T1 3 T2 27 T3 9



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21925 1 T1 1 T2 15 T3 5
auto[1] 3883 1 T1 2 T2 14 T3 4



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 11 1 T317 11 - - - -
values[0] 65 1 T28 12 T39 2 T226 1
values[1] 898 1 T7 8 T141 24 T249 1
values[2] 700 1 T3 9 T152 6 T204 1
values[3] 566 1 T1 3 T4 1 T165 1
values[4] 3003 1 T11 20 T12 15 T37 39
values[5] 652 1 T8 7 T12 16 T48 20
values[6] 638 1 T2 27 T10 5 T165 13
values[7] 528 1 T10 38 T31 14 T183 14
values[8] 654 1 T2 2 T4 1 T141 22
values[9] 1038 1 T8 10 T12 1 T47 6
minimum 17055 1 T5 11 T6 101 T7 43



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 1145 1 T3 9 T7 8 T141 24
values[1] 656 1 T165 1 T152 6 T204 1
values[2] 644 1 T1 3 T4 1 T152 15
values[3] 2908 1 T8 7 T11 20 T12 31
values[4] 709 1 T2 27 T130 30 T165 13
values[5] 614 1 T10 38 T31 19 T143 1
values[6] 488 1 T10 5 T183 14 T147 14
values[7] 651 1 T2 2 T4 1 T48 28
values[8] 708 1 T8 10 T12 1 T47 6
values[9] 228 1 T69 18 T213 1 T128 28
minimum 17057 1 T5 11 T6 101 T7 43



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21850 1 T1 3 T2 16 T3 5
auto[1] 3958 1 T2 13 T3 4 T7 1



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 263 1 T3 5 T98 11 T84 14
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 330 1 T7 6 T141 14 T249 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T152 6 T204 1 T84 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T165 1 T98 4 T104 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T1 1 T4 1 T134 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T152 15 T143 1 T213 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1581 1 T11 2 T12 9 T37 39
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T8 7 T12 14 T48 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T2 14 T165 1 T51 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T130 16 T50 16 T103 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T31 19 T166 3 T36 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T10 23 T143 1 T154 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T10 1 T183 14 T147 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T168 6 T195 1 T285 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T4 1 T48 11 T141 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T2 1 T251 10 T165 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 256 1 T8 10 T12 1 T130 15
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T47 6 T161 1 T135 15
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 60 1 T128 16 T148 1 T225 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 59 1 T69 10 T213 1 T129 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16928 1 T5 11 T6 101 T7 40
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T318 1 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T3 4 T98 5 T84 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 340 1 T7 2 T141 10 T28 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T84 4 T179 12 T140 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T98 8 T104 7 T129 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T1 2 T134 13 T104 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T213 12 T194 10 T197 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1022 1 T11 18 T12 6 T151 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T12 2 T48 11 T15 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T2 13 T165 12 T50 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T130 14 T50 7 T200 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T166 2 T36 2 T294 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T10 15 T136 4 T259 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 85 1 T10 4 T16 1 T255 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T168 2 T195 12 T285 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T48 17 T141 10 T36 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T2 1 T251 10 T165 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T130 8 T15 1 T36 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T194 9 T18 2 T314 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 60 1 T128 12 T148 2 T227 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T69 8 T129 10 T17 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 127 1 T7 3 T15 2 T129 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T318 1 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [maximum] * -- -- 2


Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T317 11 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 10 1 T319 10 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T28 1 T39 1 T226 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T98 11 T167 1 T140 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 273 1 T7 6 T141 14 T249 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T3 5 T152 6 T204 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T98 4 T148 1 T87 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T1 1 T4 1 T134 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T165 1 T152 15 T104 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1650 1 T11 2 T12 9 T37 39
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T15 7 T143 1 T136 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T142 1 T50 1 T250 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 277 1 T8 7 T12 14 T48 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 240 1 T2 14 T10 1 T165 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T143 1 T103 1 T154 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T31 14 T183 14 T166 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T10 23 T168 6 T195 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T4 1 T141 12 T36 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T2 1 T251 10 T30 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 334 1 T8 10 T12 1 T48 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 265 1 T47 6 T165 1 T161 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16928 1 T5 11 T6 101 T7 40
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 10 1 T319 10 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 27 1 T28 11 T39 1 T316 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T98 5 T252 11 T168 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T7 2 T141 10 T263 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T3 4 T84 16 T179 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T98 8 T148 5 T260 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 69 1 T1 2 T134 13 T258 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T104 7 T213 12 T129 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1067 1 T11 18 T12 6 T151 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T15 5 T136 18 T45 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T50 7 T220 8 T294 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T12 2 T48 11 T130 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T2 13 T10 4 T165 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 83 1 T136 4 T320 11 T35 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T166 2 T261 12 T185 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T10 15 T168 2 T195 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T141 10 T36 10 T16 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T2 1 T251 10 T252 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 251 1 T48 17 T130 8 T15 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T165 2 T51 5 T69 8
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 127 1 T7 3 T15 2 T129 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 260 1 T3 5 T98 6 T84 13
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 410 1 T7 7 T141 11 T249 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T152 2 T204 1 T84 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T165 1 T98 9 T104 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T1 3 T4 1 T134 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T152 1 T143 1 T213 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1358 1 T11 20 T12 7 T37 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T8 1 T12 3 T48 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T2 14 T165 13 T51 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T130 16 T50 8 T103 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T31 2 T166 3 T36 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T10 17 T143 1 T154 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T10 5 T183 1 T147 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T168 3 T195 13 T285 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T4 1 T48 18 T141 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T2 2 T251 11 T165 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T8 1 T12 1 T130 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T47 1 T161 1 T135 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 70 1 T128 13 T148 3 T225 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 62 1 T69 9 T213 1 T129 11
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17055 1 T5 11 T6 101 T7 43
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T318 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T3 4 T98 10 T84 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 260 1 T7 1 T141 13 T263 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T152 4 T84 11 T179 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T98 3 T104 4 T129 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T134 11 T104 11 T153 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T152 14 T163 10 T45 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1245 1 T12 8 T37 36 T46 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 101 1 T8 6 T12 13 T48 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T2 13 T263 2 T139 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T130 14 T50 15 T200 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T31 17 T166 2 T36 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T10 21 T136 14 T138 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T183 13 T147 13 T16 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 90 1 T168 5 T308 1 T321 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T48 10 T141 11 T36 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T251 9 T51 2 T30 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T8 9 T130 14 T15 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T47 5 T135 14 T30 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 50 1 T128 15 T225 10 T256 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 46 1 T69 9 T307 20 T17 1



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T317 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 11 1 T319 11 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 33 1 T28 12 T39 2 T226 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T98 6 T167 1 T140 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 296 1 T7 7 T141 11 T249 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T3 5 T152 2 T204 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T98 9 T148 6 T87 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T1 3 T4 1 T134 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T165 1 T152 1 T104 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1412 1 T11 20 T12 7 T37 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T15 10 T143 1 T136 19
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T142 1 T50 8 T250 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T8 1 T12 3 T48 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 241 1 T2 14 T10 5 T165 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T143 1 T103 1 T154 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T31 1 T183 1 T166 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T10 17 T168 3 T195 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T4 1 T141 11 T36 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T2 2 T251 11 T30 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 313 1 T8 1 T12 1 T48 18
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T47 1 T165 3 T161 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17055 1 T5 11 T6 101 T7 43
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T317 10 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 9 1 T319 9 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T322 12 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T98 10 T252 10 T168 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T7 1 T141 13 T263 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T3 4 T152 4 T84 24
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T98 3 T260 2 T163 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T134 11 T153 7 T305 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T152 14 T104 4 T129 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1305 1 T12 8 T37 36 T46 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 81 1 T15 2 T136 5 T45 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T294 15 T276 17 T253 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T8 6 T12 13 T48 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T2 13 T31 4 T36 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 95 1 T136 14 T293 9 T238 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T31 13 T183 13 T166 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 97 1 T10 21 T168 5 T259 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T141 11 T36 3 T16 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T251 9 T30 13 T252 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 272 1 T8 9 T48 10 T130 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T47 5 T51 2 T135 14



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 21850 1 T1 3 T2 16 T3 5
auto[1] auto[0] 3958 1 T2 13 T3 4 T7 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%