dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26567 1 T1 19 T2 195 T3 1



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22953 1 T1 19 T2 195 T4 1
auto[ADC_CTRL_FILTER_COND_OUT] 3614 1 T3 1 T5 2 T12 1



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20671 1 T1 19 T2 195 T3 1
auto[1] 5896 1 T5 2 T7 3 T8 16



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22492 1 T1 19 T2 195 T3 1
auto[1] 4075 1 T5 1 T48 1 T49 17



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 42 1 T192 31 T19 11 - -
values[0] 93 1 T49 5 T225 8 T244 1
values[1] 798 1 T3 1 T106 12 T108 7
values[2] 459 1 T165 1 T109 28 T169 27
values[3] 645 1 T40 8 T165 1 T225 11
values[4] 2864 1 T7 3 T8 16 T9 19
values[5] 735 1 T4 1 T40 18 T106 27
values[6] 713 1 T108 7 T47 5 T164 28
values[7] 732 1 T12 1 T36 17 T43 1
values[8] 708 1 T43 1 T165 1 T225 1
values[9] 1367 1 T5 2 T49 25 T66 29
minimum 17411 1 T1 19 T2 195 T5 31



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 963 1 T3 1 T49 5 T225 8
values[1] 558 1 T40 8 T165 1 T108 7
values[2] 624 1 T39 23 T165 1 T225 11
values[3] 2932 1 T4 1 T7 3 T8 16
values[4] 691 1 T40 10 T106 15 T76 18
values[5] 661 1 T36 17 T108 7 T47 5
values[6] 769 1 T12 1 T43 1 T165 1
values[7] 814 1 T5 2 T43 1 T225 1
values[8] 868 1 T49 25 T66 29 T92 16
values[9] 261 1 T92 27 T252 6 T132 1
minimum 17426 1 T1 19 T2 195 T5 31



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22415 1 T1 19 T2 195 T3 1
auto[1] 4152 1 T8 15 T9 17 T10 13



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 303 1 T49 1 T109 16 T164 13
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T3 1 T225 1 T106 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T108 7 T109 15 T164 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T40 8 T165 1 T57 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T225 1 T57 1 T58 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T39 23 T165 1 T63 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1533 1 T4 1 T7 3 T8 16
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T12 1 T106 12 T24 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T40 10 T27 1 T217 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 259 1 T106 15 T76 13 T226 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T36 5 T178 1 T258 17
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T108 7 T47 3 T259 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T12 1 T51 1 T170 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T43 1 T165 1 T57 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T225 1 T55 4 T46 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T5 1 T43 1 T45 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T49 12 T66 16 T92 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T92 1 T76 10 T163 18
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 42 1 T252 2 T190 11 T321 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T92 11 T132 1 T292 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17269 1 T1 19 T2 195 T5 31
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T238 1 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T49 4 T109 12 T164 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T225 7 T109 10 T288 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T109 13 T245 9 T188 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T51 3 T243 1 T267 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T225 10 T58 9 T166 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T51 8 T27 2 T187 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1055 1 T50 8 T59 14 T38 30
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T24 7 T183 12 T186 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T27 17 T217 8 T186 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T76 5 T164 11 T244 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T36 12 T186 11 T214 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T47 2 T203 28 T232 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T51 9 T183 11 T179 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T187 17 T188 7 T172 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T55 2 T46 2 T217 21
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T5 1 T45 2 T58 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T49 13 T66 13 T76 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T92 14 T76 9 T51 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 23 1 T252 4 T190 13 T273 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 69 1 T92 16 T192 14 T350 6
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 142 1 T48 1 T33 1 T92 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T238 14 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 7 1 T19 7 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T192 17 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 26 1 T49 1 T253 1 T189 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T225 1 T244 1 T351 15
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T108 7 T109 16 T164 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T3 1 T106 12 T109 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T109 15 T169 15 T173 15
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T165 1 T284 1 T267 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T225 1 T57 1 T164 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T40 8 T165 1 T51 26
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1489 1 T7 3 T8 16 T9 19
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T12 1 T39 23 T63 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T4 1 T40 18 T206 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T106 27 T76 13 T226 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T27 1 T258 17 T283 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T108 7 T47 3 T164 17
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T12 1 T36 5 T170 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T43 1 T30 10 T258 20
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T225 1 T46 7 T51 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T43 1 T165 1 T45 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 300 1 T49 12 T66 16 T92 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 473 1 T5 1 T92 12 T76 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17269 1 T1 19 T2 195 T5 31
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 4 1 T19 4 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T192 14 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 41 1 T49 4 T253 11 T189 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T225 7 T351 2 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T109 12 T164 9 T181 16
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T109 10 T288 4 T171 20
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T109 13 T169 12 T133 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T267 3 T252 10 T16 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T225 10 T166 3 T245 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T51 11 T27 2 T243 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1018 1 T50 8 T59 14 T38 30
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 111 1 T24 7 T187 10 T186 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T206 8 T217 8 T64 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T76 5 T183 12 T297 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T27 17 T218 12 T289 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T47 2 T164 11 T244 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T36 12 T183 11 T179 20
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T187 17 T172 8 T60 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T46 2 T51 9 T217 21
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T45 2 T188 7 T172 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T49 13 T66 13 T76 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 374 1 T5 1 T92 30 T76 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 142 1 T48 1 T33 1 T92 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 295 1 T49 5 T109 13 T164 10
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T3 1 T225 8 T106 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T108 1 T109 14 T164 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T40 1 T165 1 T57 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T225 11 T57 1 T58 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T39 1 T165 1 T63 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1403 1 T4 1 T7 3 T8 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T12 1 T106 1 T24 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T40 1 T27 18 T217 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T106 1 T76 6 T226 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T36 13 T178 1 T258 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T108 1 T47 4 T259 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T12 1 T51 10 T170 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T43 1 T165 1 T57 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T225 1 T55 3 T46 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 263 1 T5 2 T43 1 T45 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T49 14 T66 14 T92 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 270 1 T92 15 T76 10 T163 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 30 1 T252 5 T190 14 T321 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T92 17 T132 1 T292 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17411 1 T1 19 T2 195 T5 31
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T238 15 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T109 15 T164 12 T169 14
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T106 11 T109 9 T171 20
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T108 6 T109 14 T164 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 94 1 T40 7 T51 13 T267 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T58 10 T166 4 T167 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T39 22 T63 12 T51 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1185 1 T8 15 T9 17 T10 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T106 11 T24 7 T186 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 89 1 T40 9 T217 9 T186 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T106 14 T76 12 T164 16
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T36 4 T258 16 T186 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T108 6 T47 1 T259 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T179 6 T218 20 T130 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T30 9 T258 31 T187 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T55 3 T46 2 T217 19
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T58 8 T169 12 T261 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T49 11 T66 15 T76 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T76 9 T163 16 T188 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 35 1 T252 1 T190 10 T321 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T92 10 T192 16 T350 6



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 8 1 T19 8 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T192 15 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 52 1 T49 5 T253 12 T189 13
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T225 8 T244 1 T351 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T108 1 T109 13 T164 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T3 1 T106 1 T109 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T109 14 T169 13 T173 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T165 1 T284 1 T267 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T225 11 T57 1 T164 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T40 1 T165 1 T51 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1355 1 T7 3 T8 1 T9 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T12 1 T39 1 T63 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T4 1 T40 2 T206 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T106 2 T76 6 T226 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T27 18 T258 1 T283 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T108 1 T47 4 T164 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T12 1 T36 13 T170 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T43 1 T30 1 T258 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T225 1 T46 7 T51 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T43 1 T165 1 T45 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 281 1 T49 14 T66 14 T92 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 454 1 T5 2 T92 32 T76 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17411 1 T1 19 T2 195 T5 31
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 3 1 T19 3 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T192 16 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 15 1 T280 2 T335 13 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T351 14 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T108 6 T109 15 T164 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T106 11 T109 9 T171 20
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T109 14 T169 14 T173 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 84 1 T267 3 T252 11 T250 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T164 2 T166 4 T245 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T40 7 T51 22 T179 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1152 1 T8 15 T9 17 T10 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T39 22 T63 12 T24 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T40 16 T206 8 T217 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T106 25 T76 12 T184 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T258 16 T218 10 T176 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T108 6 T47 1 T164 16
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T36 4 T179 20 T186 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T30 9 T258 19 T187 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T46 2 T217 19 T60 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T258 12 T188 6 T203 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T49 11 T66 15 T76 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 393 1 T92 10 T76 9 T58 8



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22415 1 T1 19 T2 195 T3 1
auto[1] auto[0] 4152 1 T8 15 T9 17 T10 13

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%