dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26567 1 T1 19 T2 195 T3 1



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 20807 1 T1 19 T2 195 T5 31
auto[ADC_CTRL_FILTER_COND_OUT] 5760 1 T3 1 T4 1 T5 2



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20833 1 T1 19 T2 195 T3 1
auto[1] 5734 1 T7 3 T8 16 T9 19



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22492 1 T1 19 T2 195 T3 1
auto[1] 4075 1 T5 1 T48 1 T49 17



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 23 1 T181 17 T281 6 - -
values[0] 36 1 T4 1 T220 11 T282 9
values[1] 628 1 T39 23 T76 18 T163 7
values[2] 894 1 T3 1 T12 1 T49 25
values[3] 733 1 T5 2 T106 12 T63 13
values[4] 874 1 T40 10 T165 1 T225 1
values[5] 463 1 T43 1 T92 27 T58 20
values[6] 742 1 T40 8 T165 1 T109 28
values[7] 757 1 T49 5 T36 17 T66 29
values[8] 495 1 T40 8 T165 1 T92 15
values[9] 3511 1 T7 3 T8 16 T9 19
minimum 17411 1 T1 19 T2 195 T5 31



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 946 1 T4 1 T49 25 T39 23
values[1] 2886 1 T7 3 T8 16 T9 19
values[2] 862 1 T3 1 T5 2 T40 10
values[3] 737 1 T43 1 T225 1 T106 12
values[4] 586 1 T92 27 T109 28 T58 20
values[5] 635 1 T36 17 T40 8 T165 1
values[6] 746 1 T49 5 T66 29 T225 11
values[7] 618 1 T49 3 T43 1 T165 1
values[8] 995 1 T40 8 T92 16 T225 8
values[9] 144 1 T12 1 T45 5 T57 1
minimum 17412 1 T1 19 T2 195 T5 31



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22415 1 T1 19 T2 195 T3 1
auto[1] 4152 1 T8 15 T9 17 T10 13



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 277 1 T76 13 T108 7 T109 10
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 275 1 T4 1 T49 12 T39 23
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T55 4 T163 11 T226 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1462 1 T7 3 T8 16 T9 19
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T40 10 T165 1 T106 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 272 1 T3 1 T5 1 T51 16
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T106 12 T169 13 T166 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T43 1 T225 1 T57 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T92 11 T109 16 T58 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T167 3 T283 1 T15 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T36 5 T164 13 T24 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T40 8 T165 1 T171 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T225 1 T106 15 T169 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T49 1 T66 16 T76 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T49 3 T108 7 T47 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T43 1 T165 1 T57 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 240 1 T92 1 T51 10 T284 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 291 1 T40 8 T92 1 T225 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 43 1 T285 12 T286 10 T287 16
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T12 1 T45 3 T57 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17270 1 T1 19 T2 195 T5 31
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T76 5 T109 10 T171 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T49 13 T245 9 T288 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T55 2 T51 9 T243 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1020 1 T50 8 T59 14 T38 30
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T27 17 T217 8 T188 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T5 1 T51 3 T206 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T169 9 T166 7 T244 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T58 6 T169 12 T183 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 86 1 T92 16 T109 12 T58 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T167 14 T15 3 T124 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T36 12 T164 9 T24 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T203 18 T253 10 T289 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T225 10 T169 11 T172 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T49 4 T66 13 T76 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T47 2 T179 6 T172 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T187 17 T253 5 T290 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 221 1 T92 14 T51 8 T179 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T225 7 T76 5 T243 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 37 1 T285 9 T287 13 T291 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T45 2 T292 12 T293 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 142 1 T48 1 T33 1 T92 2



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 1 1 T281 1 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T181 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T220 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T4 1 T282 1 T294 15
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T76 13 T51 1 T179 15
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T39 23 T163 7 T170 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 272 1 T108 7 T109 10 T55 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T3 1 T12 1 T49 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T106 12 T164 3 T27 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T5 1 T63 13 T244 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 267 1 T40 10 T165 1 T106 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T225 1 T57 1 T58 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T92 11 T58 11 T166 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T43 1 T167 3 T27 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T109 16 T164 13 T277 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T40 8 T165 1 T171 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T36 5 T225 1 T106 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T49 1 T66 16 T76 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T92 1 T47 3 T259 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T40 8 T165 1 T57 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 369 1 T49 3 T108 7 T51 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1674 1 T7 3 T8 16 T9 19
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17269 1 T1 19 T2 195 T5 31
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 5 1 T281 5 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T181 16 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 10 1 T220 10 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T282 8 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T76 5 T51 9 T179 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T204 12 T295 4 T254 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T109 10 T55 2 T171 20
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T49 13 T46 2 T164 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T27 17 T217 20 T187 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T5 1 T206 8 T27 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T169 9 T166 7 T244 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T58 6 T51 3 T169 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 87 1 T92 16 T58 9 T166 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 87 1 T167 14 T248 10 T203 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T109 12 T164 9 T277 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T217 9 T203 18 T15 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T36 12 T225 10 T169 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T49 4 T66 13 T76 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 85 1 T92 14 T47 2 T179 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T51 1 T290 4 T264 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 313 1 T51 8 T172 8 T186 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1155 1 T50 8 T59 14 T38 30
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 142 1 T48 1 T33 1 T92 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T76 6 T108 1 T109 11
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T4 1 T49 14 T39 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T55 3 T163 1 T226 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1346 1 T7 3 T8 1 T9 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T40 1 T165 1 T106 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 270 1 T3 1 T5 2 T51 6
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T106 1 T169 10 T166 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T43 1 T225 1 T57 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T92 17 T109 13 T58 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T167 15 T283 1 T15 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T36 13 T164 10 T24 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T40 1 T165 1 T171 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T225 11 T106 1 T169 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T49 5 T66 14 T76 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T49 1 T108 1 T47 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T43 1 T165 1 T57 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 273 1 T92 15 T51 9 T284 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 303 1 T40 1 T92 1 T225 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 42 1 T285 10 T286 1 T287 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T12 1 T45 5 T57 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17412 1 T1 19 T2 195 T5 31
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T76 12 T108 6 T109 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T49 11 T39 22 T163 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T55 3 T163 10 T217 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1136 1 T8 15 T9 17 T10 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T40 9 T106 11 T164 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T51 13 T206 8 T188 19
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T106 11 T169 12 T166 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T58 8 T169 14 T248 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T92 10 T109 15 T58 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T167 2 T15 3 T124 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T36 4 T164 12 T24 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T40 7 T171 7 T258 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T106 14 T169 6 T261 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T66 15 T76 9 T109 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T49 2 T108 6 T47 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T30 6 T187 10 T176 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T51 9 T179 6 T173 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T40 7 T76 1 T30 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T285 11 T286 9 T287 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 39 1 T258 19 T296 9 T242 9



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 6 1 T281 6 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T181 17 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 11 1 T220 11 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T4 1 T282 9 T294 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T76 6 T51 10 T179 15
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T39 1 T163 1 T170 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T108 1 T109 11 T55 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T3 1 T12 1 T49 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T106 1 T164 1 T27 18
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T5 2 T63 1 T244 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T40 1 T165 1 T106 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 273 1 T225 1 T57 1 T58 7
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T92 17 T58 10 T166 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T43 1 T167 15 T27 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T109 13 T164 10 T277 17
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T40 1 T165 1 T171 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T36 13 T225 11 T106 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T49 5 T66 14 T76 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T92 15 T47 4 T259 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T40 1 T165 1 T57 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 383 1 T49 1 T108 1 T51 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1535 1 T7 3 T8 1 T9 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17411 1 T1 19 T2 195 T5 31
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T294 14 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T76 12 T179 14 T188 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T39 22 T163 6 T254 21
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T108 6 T109 9 T55 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T49 11 T46 2 T164 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T106 11 T164 2 T217 21
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T63 12 T206 8 T188 19
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T40 9 T106 11 T169 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T58 8 T51 13 T169 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 92 1 T92 10 T58 10 T166 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T167 2 T248 12 T203 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T109 15 T164 12 T277 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T40 7 T171 7 T258 16
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T36 4 T106 14 T169 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T66 15 T76 9 T109 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 80 1 T47 1 T259 8 T179 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T40 7 T51 1 T30 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 299 1 T49 2 T108 6 T51 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1294 1 T8 15 T9 17 T10 13



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22415 1 T1 19 T2 195 T3 1
auto[1] auto[0] 4152 1 T8 15 T9 17 T10 13

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%