dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26533 1 T1 2 T2 157 T3 11



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23164 1 T1 2 T2 122 T3 11
auto[ADC_CTRL_FILTER_COND_OUT] 3369 1 T2 35 T5 31 T7 8



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20694 1 T2 155 T3 11 T5 32
auto[1] 5839 1 T1 2 T2 2 T4 8



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22426 1 T1 2 T2 140 T3 11
auto[1] 4107 1 T2 17 T4 7 T5 32



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 32 1 T129 1 T244 10 T265 7
values[0] 6 1 T39 2 T127 3 T266 1
values[1] 485 1 T5 28 T10 1 T114 1
values[2] 765 1 T10 1 T11 7 T45 24
values[3] 854 1 T9 1 T37 4 T161 9
values[4] 625 1 T11 22 T114 1 T26 24
values[5] 872 1 T2 33 T6 13 T10 1
values[6] 750 1 T5 18 T12 1 T37 2
values[7] 559 1 T7 13 T47 11 T48 26
values[8] 505 1 T37 1 T13 11 T115 12
values[9] 3294 1 T1 2 T2 2 T4 8
minimum 17786 1 T2 122 T3 11 T5 2



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 653 1 T5 28 T10 1 T114 1
values[1] 860 1 T9 1 T10 1 T11 7
values[2] 628 1 T11 6 T37 4 T114 1
values[3] 840 1 T6 13 T11 16 T38 4
values[4] 865 1 T2 33 T10 1 T38 7
values[5] 629 1 T5 18 T7 5 T12 1
values[6] 2682 1 T1 2 T4 8 T7 8
values[7] 461 1 T37 1 T13 11 T115 12
values[8] 872 1 T5 12 T46 3 T161 11
values[9] 228 1 T2 2 T121 1 T147 14
minimum 17815 1 T2 122 T3 11 T5 2



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22776 1 T1 2 T2 140 T3 11
auto[1] 3757 1 T2 17 T5 24 T6 10



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T5 15 T114 1 T39 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T5 1 T10 1 T47 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T9 1 T11 1 T45 16
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 281 1 T10 1 T126 1 T116 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T48 1 T39 6 T28 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T11 1 T37 3 T114 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T6 11 T11 1 T38 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T26 16 T115 1 T121 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T10 1 T38 4 T27 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 284 1 T2 21 T26 12 T125 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T7 1 T37 1 T48 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T5 6 T12 1 T114 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1423 1 T1 2 T4 1 T267 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T7 1 T47 11 T217 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T37 1 T13 7 T130 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T115 1 T159 1 T35 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T161 1 T122 18 T118 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T5 6 T46 2 T129 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 21 1 T121 1 T222 1 T264 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 83 1 T2 1 T147 8 T217 8
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17628 1 T2 118 T3 11 T8 17
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T126 1 T134 10 T268 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T5 12 T39 1 T123 4
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T48 1 T116 13 T137 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T11 6 T45 8 T137 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T116 11 T147 11 T124 22
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T48 1 T39 2 T28 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T11 5 T37 1 T161 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T6 2 T11 15 T38 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T26 23 T115 2 T151 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T38 3 T27 10 T137 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T2 12 T26 12 T125 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T7 4 T37 1 T48 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 101 1 T5 12 T122 1 T223 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1024 1 T4 7 T221 14 T23 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 73 1 T7 7 T217 7 T225 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T13 4 T130 1 T224 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 94 1 T115 11 T35 8 T269 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T161 10 T122 14 T225 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T5 6 T46 1 T84 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 50 1 T222 12 T264 7 T270 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 74 1 T2 1 T147 6 T217 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 158 1 T2 4 T5 2 T37 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T134 10 T268 7 - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T129 1 T244 1 T265 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T39 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 4 1 T127 3 T266 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T5 15 T114 1 T123 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T5 1 T10 1 T47 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T11 1 T45 16 T39 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T10 1 T147 11 T33 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T9 1 T48 1 T28 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T37 3 T161 1 T126 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T11 1 T151 8 T125 19
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T11 1 T114 1 T26 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T6 11 T10 1 T38 7
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 289 1 T2 21 T26 16 T123 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T37 1 T120 1 T27 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T5 6 T12 1 T114 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T7 1 T48 12 T116 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T7 1 T47 11 T217 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T37 1 T13 7 T130 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T115 1 T225 12 T245 18
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1508 1 T1 2 T4 1 T161 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 328 1 T2 1 T5 6 T46 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17628 1 T2 118 T3 11 T8 17
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T244 9 T265 6 T271 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T39 1 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T5 12 T123 4 T272 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T48 1 T116 13 T137 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T11 6 T45 8 T39 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T147 11 T33 10 T124 22
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T48 1 T28 10 T137 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T37 1 T161 8 T116 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T11 15 T151 9 T125 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T11 5 T26 12 T115 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T6 2 T38 4 T137 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T2 12 T26 23 T123 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T37 1 T120 12 T27 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T5 12 T122 1 T119 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T7 4 T48 14 T41 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 72 1 T7 7 T217 7 T88 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T13 4 T130 1 T224 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 93 1 T115 11 T225 13 T175 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1201 1 T4 7 T161 10 T221 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 257 1 T2 1 T5 6 T46 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 158 1 T2 4 T5 2 T37 3



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T5 13 T114 1 T39 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T5 1 T10 1 T47 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T9 1 T11 7 T45 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 299 1 T10 1 T126 1 T116 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T48 2 T39 6 T28 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T11 6 T37 2 T114 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T6 3 T11 16 T38 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 266 1 T26 24 T115 3 T121 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T10 1 T38 5 T27 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 276 1 T2 16 T26 13 T125 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T7 5 T37 2 T48 15
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T5 13 T12 1 T114 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1361 1 T1 2 T4 8 T267 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 106 1 T7 8 T47 1 T217 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T37 1 T13 8 T130 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T115 12 T159 1 T35 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 276 1 T161 11 T122 15 T118 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T5 7 T46 2 T129 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 60 1 T121 1 T222 13 T264 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 91 1 T2 2 T147 7 T217 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17786 1 T2 122 T3 11 T5 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T126 1 T134 11 T268 8
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T5 14 T123 2 T189 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T47 8 T127 17 T33 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T45 15 T233 1 T217 16
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T147 10 T124 13 T149 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T39 2 T28 11 T125 18
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T37 2 T224 14 T197 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T6 10 T151 7 T124 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T26 15 T151 14 T123 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T38 2 T117 1 T125 16
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T2 17 T26 11 T125 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T48 11 T28 6 T130 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T5 5 T223 6 T230 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1086 1 T29 14 T228 15 T41 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T47 10 T217 6 T225 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T13 3 T191 11 T224 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T35 9 T269 2 T261 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T122 17 T191 9 T225 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T5 5 T46 1 T84 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 11 1 T264 8 T270 2 T273 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 66 1 T147 7 T217 7 T138 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T134 9 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum , values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 21 1 T129 1 T244 10 T265 7
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T39 2 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T127 1 T266 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T5 13 T114 1 T123 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T5 1 T10 1 T47 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T11 7 T45 9 T39 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 256 1 T10 1 T147 12 T33 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T9 1 T48 2 T28 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T37 2 T161 9 T126 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T11 16 T151 10 T125 14
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T11 6 T114 1 T26 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T6 3 T10 1 T38 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 302 1 T2 16 T26 24 T123 15
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 243 1 T37 2 T120 13 T27 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T5 13 T12 1 T114 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T7 5 T48 15 T116 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 99 1 T7 8 T47 1 T217 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T37 1 T13 8 T130 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T115 12 T225 14 T245 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1568 1 T1 2 T4 8 T161 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 320 1 T2 2 T5 7 T46 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17786 1 T2 122 T3 11 T5 2
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T271 11 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T127 2 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T5 14 T123 2 T189 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 85 1 T47 8 T127 15 T86 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T45 15 T39 2 T233 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T147 10 T33 9 T124 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T28 11 T232 8 T213 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T37 2 T149 13 T224 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T151 7 T125 18 T134 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T26 11 T151 14 T247 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T6 10 T38 2 T124 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T2 17 T26 15 T123 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T28 6 T117 1 T149 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T5 5 T223 6 T274 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T48 11 T41 6 T130 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T47 10 T217 6 T88 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T13 3 T191 11 T128 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T225 11 T245 17 T175 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1141 1 T29 14 T228 15 T122 17
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 265 1 T5 5 T46 1 T147 7



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22776 1 T1 2 T2 140 T3 11
auto[1] auto[0] 3757 1 T2 17 T5 24 T6 10

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%