dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 27214 1 T1 75 T2 20 T3 4



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23616 1 T1 64 T2 20 T3 1
auto[ADC_CTRL_FILTER_COND_OUT] 3598 1 T1 11 T3 3 T5 39



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21376 1 T1 44 T3 1 T4 17
auto[1] 5838 1 T1 31 T2 20 T3 3



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23170 1 T1 66 T2 2 T3 2
auto[1] 4044 1 T1 9 T2 18 T3 2



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 256 1 T3 1 T126 11 T131 18
values[0] 34 1 T231 12 T276 1 T311 16
values[1] 549 1 T24 7 T34 9 T40 21
values[2] 613 1 T1 20 T133 7 T129 14
values[3] 687 1 T5 39 T9 17 T76 1
values[4] 698 1 T9 10 T11 2 T76 1
values[5] 667 1 T6 5 T8 6 T9 1
values[6] 735 1 T1 11 T23 3 T32 23
values[7] 855 1 T3 3 T76 1 T125 2
values[8] 2929 1 T2 20 T7 29 T8 5
values[9] 855 1 T23 5 T33 3 T102 12
minimum 18336 1 T1 44 T4 17 T5 21



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 598 1 T24 7 T34 9 T28 4
values[1] 536 1 T1 20 T133 7 T129 14
values[2] 812 1 T5 39 T9 27 T76 1
values[3] 710 1 T9 1 T11 2 T76 1
values[4] 650 1 T1 11 T6 5 T8 6
values[5] 773 1 T3 3 T125 2 T28 1
values[6] 2923 1 T2 20 T7 29 T10 3
values[7] 817 1 T8 5 T9 3 T123 8
values[8] 789 1 T3 1 T23 5 T33 3
values[9] 114 1 T126 11 T146 22 T310 12
minimum 18492 1 T1 44 T4 17 T5 21



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23295 1 T1 55 T2 20 T3 4
auto[1] 3919 1 T1 20 T5 14 T6 1



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T34 5 T28 4 T146 10
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T24 4 T127 15 T136 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T1 11 T129 1 T75 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T133 7 T209 23 T242 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T124 14 T125 10 T89 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T5 16 T9 23 T76 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T89 1 T129 1 T68 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T9 1 T11 2 T76 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T8 5 T32 12 T144 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T1 11 T6 4 T23 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T125 1 T28 1 T94 15
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T3 1 T136 1 T69 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1510 1 T2 2 T7 3 T10 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T73 1 T131 2 T138 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 265 1 T9 2 T123 8 T88 31
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T8 3 T127 17 T134 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T3 1 T23 5 T33 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T127 13 T70 13 T146 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 20 1 T146 12 T266 8 - -
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T126 1 T310 1 T156 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18221 1 T1 44 T4 17 T5 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 66 1 T40 8 T91 1 T94 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T34 4 T146 7 T205 6
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T24 3 T136 4 T14 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T1 9 T129 13 T75 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T209 17 T242 7 T340 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T124 13 T125 9 T89 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T5 23 T9 4 T130 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T89 1 T68 7 T140 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T98 9 T33 15 T94 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T8 1 T32 11 T144 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T6 1 T102 13 T125 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T125 1 T94 5 T68 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T3 2 T136 11 T13 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1069 1 T2 18 T7 26 T178 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T73 3 T131 21 T132 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T9 1 T88 23 T89 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T8 2 T126 8 T173 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T33 1 T102 11 T131 17
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T70 11 T146 9 T140 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 10 1 T146 10 - - - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 59 1 T126 10 T310 11 T282 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 163 1 T5 1 T8 3 T9 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 42 1 T40 13 T94 8 T128 3



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 64 1 T3 1 T131 1 T26 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 57 1 T126 1 T310 1 T156 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T313 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T231 12 T276 1 T311 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T34 5 T28 4 T241 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T24 4 T40 8 T91 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T1 11 T129 1 T75 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T133 7 T136 1 T139 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T125 10 T139 1 T213 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T5 16 T9 13 T76 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T124 14 T89 8 T129 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T9 10 T11 2 T76 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T8 5 T89 1 T68 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T6 4 T9 1 T33 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T32 12 T28 1 T139 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T1 11 T23 3 T40 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 243 1 T76 1 T125 1 T94 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T3 1 T73 1 T131 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1549 1 T2 2 T7 3 T9 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T8 3 T127 17 T134 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T23 5 T33 2 T102 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T127 13 T70 13 T146 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18194 1 T1 44 T4 17 T5 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 42 1 T131 17 T26 12 T197 12
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 93 1 T126 10 T310 11 T271 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 4 1 T313 4 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 6 1 T311 6 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 87 1 T34 4 T205 6 T244 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T24 3 T40 13 T94 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T1 9 T129 13 T75 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T136 4 T242 7 T251 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T125 9 T270 5 T290 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T5 23 T9 4 T130 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T124 13 T89 5 T148 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T98 9 T94 8 T135 17
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T8 1 T89 1 T68 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T6 1 T33 15 T102 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T32 11 T173 2 T237 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T136 11 T13 7 T187 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T125 1 T94 5 T68 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T3 2 T73 3 T131 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1085 1 T2 18 T7 26 T9 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T8 2 T126 8 T131 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T33 1 T102 11 T88 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T70 11 T146 9 T140 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 142 1 T5 1 T8 3 T9 3



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T34 5 T28 2 T146 8
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T24 5 T127 1 T136 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T1 10 T129 14 T75 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T133 1 T209 18 T242 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T124 14 T125 10 T89 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T5 25 T9 9 T76 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T89 2 T129 1 T68 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T9 1 T11 2 T76 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T8 3 T32 12 T144 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T1 1 T6 4 T23 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T125 2 T28 1 T94 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 274 1 T3 3 T136 12 T69 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1399 1 T2 20 T7 29 T10 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T73 4 T131 23 T138 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 265 1 T9 2 T123 1 T88 25
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T8 5 T127 1 T134 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T3 1 T23 1 T33 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 260 1 T127 1 T70 12 T146 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T146 11 T266 1 - -
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 75 1 T126 11 T310 12 T156 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18364 1 T1 44 T4 17 T5 21
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 59 1 T40 14 T91 1 T94 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 82 1 T34 4 T28 2 T146 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T24 2 T127 14 T179 18
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T1 10 T225 6 T270 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T133 6 T209 22 T242 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T124 13 T125 9 T89 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T5 14 T9 18 T130 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T147 4 T173 9 T219 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T33 11 T93 18 T94 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T8 3 T32 11 T144 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T1 10 T6 1 T23 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T94 14 T213 12 T141 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T69 6 T13 4 T187 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1180 1 T168 23 T214 6 T320 18
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T138 11 T147 9 T247 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T9 1 T123 7 T88 29
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T127 16 T134 11 T142 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T23 4 T33 1 T299 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T127 12 T70 12 T146 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 18 1 T146 11 T266 7 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T271 6 T190 3 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 20 1 T287 5 T314 15 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T40 7 T94 10 T128 4



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 55 1 T3 1 T131 18 T26 13
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T126 11 T310 12 T156 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 5 1 T313 5 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T231 1 T276 1 T311 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T34 5 T28 2 T241 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T24 5 T40 14 T91 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T1 10 T129 14 T75 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T133 1 T136 5 T139 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T125 10 T139 1 T213 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T5 25 T9 8 T76 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T124 14 T89 6 T129 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T9 1 T11 2 T76 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T8 3 T89 2 T68 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T6 4 T9 1 T33 16
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T32 12 T28 1 T139 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 264 1 T1 1 T23 1 T40 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T76 1 T125 2 T94 6
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 257 1 T3 3 T73 4 T131 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1428 1 T2 20 T7 29 T9 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T8 5 T127 1 T134 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T23 1 T33 2 T102 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 264 1 T127 1 T70 12 T146 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18336 1 T1 44 T4 17 T5 21
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 51 1 T299 12 T197 1 T341 14
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 35 1 T271 6 T321 2 T202 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T231 11 T311 9 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 74 1 T34 4 T28 2 T218 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T24 2 T40 7 T94 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T1 10 T146 9 T225 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T133 6 T242 3 T233 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T125 9 T213 2 T161 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T5 14 T9 9 T130 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T124 13 T89 7 T147 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T9 9 T93 18 T94 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T8 3 T144 9 T141 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T6 1 T33 11 T123 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T32 11 T145 6 T141 19
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T1 10 T23 2 T220 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T94 14 T213 12 T141 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T147 9 T247 4 T252 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1206 1 T9 1 T88 12 T89 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T127 16 T134 11 T138 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T23 4 T33 1 T123 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T127 12 T70 12 T146 9



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 23295 1 T1 55 T2 20 T3 4
auto[1] auto[0] 3919 1 T1 20 T5 14 T6 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%