dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26362 1 T1 3 T2 14 T3 12



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23154 1 T1 3 T2 14 T3 12
auto[ADC_CTRL_FILTER_COND_OUT] 3208 1 T5 22 T6 17 T10 5



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20844 1 T2 14 T7 19 T8 28
auto[1] 5518 1 T1 3 T3 12 T4 1



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22639 1 T1 3 T2 14 T3 1
auto[1] 3723 1 T3 11 T5 31 T6 19



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 71 1 T185 46 T101 3 T299 22
values[0] 70 1 T84 3 T176 16 T126 4
values[1] 516 1 T5 15 T8 12 T27 1
values[2] 653 1 T5 26 T13 4 T63 50
values[3] 902 1 T7 19 T37 29 T38 23
values[4] 627 1 T5 22 T156 11 T27 1
values[5] 2580 1 T1 3 T4 1 T11 3
values[6] 720 1 T3 12 T40 3 T226 1
values[7] 506 1 T6 22 T8 11 T156 12
values[8] 558 1 T39 1 T157 1 T150 1
values[9] 1356 1 T6 17 T10 5 T149 14
minimum 17803 1 T2 14 T8 17 T9 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 814 1 T5 15 T8 12 T13 4
values[1] 607 1 T5 26 T30 1 T63 31
values[2] 936 1 T5 22 T7 19 T37 29
values[3] 2635 1 T1 3 T4 1 T11 3
values[4] 614 1 T38 4 T40 3 T87 1
values[5] 637 1 T3 12 T6 22 T156 12
values[6] 482 1 T8 11 T13 2 T26 1
values[7] 620 1 T39 1 T149 13 T157 1
values[8] 937 1 T6 17 T10 5 T149 1
values[9] 273 1 T219 18 T51 3 T271 20
minimum 17807 1 T2 14 T8 17 T9 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22422 1 T1 3 T2 14 T3 12
auto[1] 3940 1 T5 29 T6 18 T7 8



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T5 4 T8 10 T13 3
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T63 9 T162 11 T225 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T5 14 T63 15 T150 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T30 1 T155 1 T42 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 267 1 T7 9 T37 16 T38 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T5 14 T156 1 T30 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1511 1 T1 3 T4 1 T11 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T12 1 T37 7 T27 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T38 4 T40 3 T244 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T87 1 T246 1 T176 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T3 1 T6 11 T156 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T27 1 T87 1 T267 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T8 1 T13 1 T26 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T41 4 T194 2 T196 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T39 1 T157 1 T151 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T149 13 T150 1 T237 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T149 1 T151 4 T226 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 314 1 T6 9 T10 2 T154 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 46 1 T271 4 T290 13 T185 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T219 10 T51 2 T271 16
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17688 1 T2 14 T8 14 T9 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T5 11 T8 2 T13 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T63 10 T163 11 T159 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T5 12 T63 16 T150 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T42 2 T262 2 T45 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T7 10 T37 13 T38 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T5 8 T156 10 T31 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 862 1 T232 28 T157 13 T192 20
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T12 9 T37 9 T227 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T244 3 T176 1 T164 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T176 7 T46 22 T302 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T3 11 T6 11 T156 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T198 2 T229 11 T164 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T8 10 T13 1 T183 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 72 1 T41 2 T161 2 T46 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T151 8 T159 10 T229 16
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 80 1 T150 11 T237 1 T270 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T151 12 T86 13 T244 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T6 8 T10 3 T44 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 30 1 T290 11 T185 3 T94 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 84 1 T219 8 T51 1 T256 6
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 119 1 T8 3 T13 2 T43 1



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 14 1 T185 14 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T185 13 T101 3 T299 10
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 30 1 T126 4 T272 8 T200 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T84 3 T176 7 T116 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T5 4 T8 10 T27 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T163 16 T158 1 T165 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T5 14 T13 3 T63 15
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T63 9 T162 11 T155 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 270 1 T7 9 T37 16 T38 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T29 8 T30 1 T31 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T227 12 T157 1 T226 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T5 14 T156 1 T27 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1483 1 T1 3 T4 1 T11 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T12 1 T37 7 T42 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T3 1 T40 3 T226 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T267 1 T229 12 T176 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T6 11 T8 1 T156 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T27 1 T194 2 T87 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T39 1 T157 1 T150 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T41 4 T228 19 T270 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 349 1 T149 1 T151 4 T226 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 432 1 T6 9 T10 2 T149 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17684 1 T2 14 T8 14 T9 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 3 1 T185 3 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 28 1 T185 16 T299 12 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 8 1 T272 8 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T176 9 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T5 11 T8 2 T163 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T163 11 T46 1 T275 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T5 12 T13 1 T63 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T63 10 T42 2 T159 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 261 1 T7 10 T37 13 T38 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T31 8 T63 4 T262 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T227 9 T157 13 T84 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T5 8 T156 10 T227 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 850 1 T232 28 T192 20 T269 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 100 1 T12 9 T37 9 T268 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T3 11 T89 12 T238 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T229 11 T176 7 T164 16
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T6 11 T8 10 T156 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 83 1 T198 2 T161 2 T251 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T151 8 T182 14 T183 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 88 1 T41 2 T270 2 T293 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 308 1 T151 12 T86 13 T244 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T6 8 T10 3 T150 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 119 1 T8 3 T13 2 T43 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T5 12 T8 3 T13 4
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T63 11 T162 1 T225 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T5 13 T63 17 T150 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T30 1 T155 1 T42 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 270 1 T7 11 T37 14 T38 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 269 1 T5 9 T156 11 T30 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1184 1 T1 3 T4 1 T11 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T12 10 T37 10 T27 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T38 1 T40 2 T244 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T87 1 T246 1 T176 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T3 12 T6 12 T156 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T27 1 T87 1 T267 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T8 11 T13 2 T26 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T41 4 T194 1 T196 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T39 1 T157 1 T151 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T149 1 T150 12 T237 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 271 1 T149 1 T151 13 T226 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T6 9 T10 4 T154 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T271 1 T290 12 T185 4
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 101 1 T219 9 T51 2 T271 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17804 1 T2 14 T8 17 T9 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T5 3 T8 9 T150 6
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T63 8 T162 10 T163 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T5 13 T63 14 T150 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T42 2 T45 1 T228 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 221 1 T7 8 T37 15 T38 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T5 13 T63 2 T84 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1189 1 T24 26 T25 16 T28 27
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T37 6 T29 7 T227 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T38 3 T40 1 T244 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T176 10 T160 4 T46 22
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T6 10 T89 13 T177 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T229 11 T164 14 T251 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T247 10 T258 8 T183 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 86 1 T41 2 T194 1 T196 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T151 7 T159 9 T229 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T149 12 T228 17 T270 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T151 3 T226 13 T244 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T6 8 T10 1 T251 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T271 3 T290 12 T185 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 96 1 T219 9 T51 1 T271 15
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 3 1 T126 3 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 4 1 T185 4 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 33 1 T185 17 T101 3 T299 13
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 14 1 T126 1 T272 9 T200 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T84 1 T176 10 T116 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T5 12 T8 3 T27 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T163 12 T158 1 T165 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T5 13 T13 4 T63 17
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T63 11 T162 1 T155 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 300 1 T7 11 T37 14 T38 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T29 1 T30 1 T31 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T227 10 T157 14 T226 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T5 9 T156 11 T27 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1170 1 T1 3 T4 1 T11 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T12 10 T37 10 T42 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T3 12 T40 2 T226 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T267 1 T229 12 T176 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T6 12 T8 11 T156 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T27 1 T194 1 T87 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T39 1 T157 1 T150 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T41 4 T228 2 T270 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 377 1 T149 1 T151 13 T226 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 344 1 T6 9 T10 4 T149 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17803 1 T2 14 T8 17 T9 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 13 1 T185 13 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 21 1 T185 12 T299 9 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 24 1 T126 3 T272 7 T309 14
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 19 1 T84 2 T176 6 T116 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T5 3 T8 9 T162 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T163 15 T165 2 T46 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T5 13 T63 14 T150 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T63 8 T162 10 T42 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T7 8 T37 15 T38 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T29 7 T63 2 T45 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T227 11 T84 9 T252 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T5 13 T227 7 T84 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1163 1 T38 3 T24 26 T25 16
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T37 6 T160 4 T268 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T40 1 T89 13 T177 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T229 11 T176 10 T164 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T6 10 T258 8 T224 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T194 1 T196 6 T161 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T151 7 T247 10 T182 17
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T41 2 T228 17 T270 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 280 1 T151 3 T226 13 T244 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 355 1 T6 8 T10 1 T149 12



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22422 1 T1 3 T2 14 T3 12
auto[1] auto[0] 3940 1 T5 29 T6 18 T7 8

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%