dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26574 1 T1 12 T2 2 T3 3



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23052 1 T3 3 T4 21 T5 128
auto[ADC_CTRL_FILTER_COND_OUT] 3522 1 T1 12 T2 2 T6 28



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20709 1 T1 6 T2 1 T4 18
auto[1] 5865 1 T1 6 T2 1 T3 3



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22513 1 T1 12 T2 2 T3 3
auto[1] 4061 1 T4 11 T7 1 T9 17



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 233 1 T123 1 T179 1 T165 1
values[0] 9 1 T182 9 - - - -
values[1] 667 1 T6 15 T11 20 T28 15
values[2] 892 1 T11 9 T150 14 T24 17
values[3] 764 1 T4 3 T11 20 T43 1
values[4] 2852 1 T3 3 T7 10 T8 28
values[5] 552 1 T1 6 T4 18 T45 7
values[6] 815 1 T1 6 T6 8 T45 14
values[7] 606 1 T124 1 T151 1 T74 1
values[8] 743 1 T2 1 T6 13 T46 32
values[9] 890 1 T2 1 T9 19 T46 24
minimum 17551 1 T5 128 T10 20 T50 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 688 1 T11 20 T150 3 T28 15
values[1] 892 1 T11 9 T45 25 T150 11
values[2] 922 1 T4 3 T11 20 T43 1
values[3] 2594 1 T3 3 T7 10 T8 28
values[4] 592 1 T1 6 T4 18 T6 8
values[5] 866 1 T1 6 T45 14 T32 27
values[6] 582 1 T6 13 T124 1 T151 1
values[7] 671 1 T2 1 T9 7 T46 32
values[8] 896 1 T2 1 T9 12 T123 1
values[9] 127 1 T15 11 T17 4 T279 20
minimum 17744 1 T5 128 T6 15 T10 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22552 1 T1 2 T2 2 T3 3
auto[1] 4022 1 T1 10 T4 8 T6 33



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T11 12 T275 1 T111 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T150 3 T28 13 T32 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 303 1 T45 12 T150 11 T24 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T11 4 T28 26 T179 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 254 1 T4 2 T11 11 T43 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T91 12 T14 1 T24 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1386 1 T3 3 T7 9 T8 28
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T12 1 T46 12 T162 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T4 8 T6 8 T45 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T1 6 T24 9 T151 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 279 1 T32 14 T152 1 T155 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T1 6 T45 10 T59 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T74 1 T161 11 T35 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T6 13 T124 1 T151 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T170 1 T29 1 T161 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T2 1 T9 1 T46 15
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 281 1 T9 1 T179 1 T60 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T2 1 T123 1 T46 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 39 1 T15 3 T276 21 T277 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 24 1 T17 4 T279 10 T298 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17476 1 T5 128 T10 20 T50 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 59 1 T6 15 T224 3 T41 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T11 8 T158 8 T262 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T28 2 T32 10 T220 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T45 13 T24 10 T74 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T11 5 T28 23 T60 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T4 1 T11 9 T156 17
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T91 10 T24 10 T146 17
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 879 1 T7 1 T189 12 T59 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T12 12 T46 11 T162 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T4 10 T45 2 T154 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T24 11 T152 8 T214 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T32 13 T152 11 T155 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T45 4 T59 9 T161 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T161 2 T225 5 T191 18
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T227 5 T233 10 T229 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T161 7 T220 13 T232 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T9 6 T46 17 T152 17
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T9 11 T60 1 T239 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T46 12 T166 9 T269 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 29 1 T15 8 T277 11 T299 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 35 1 T279 10 T298 13 T217 4
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 169 1 T74 1 T35 3 T49 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 40 1 T41 5 T300 10 T301 6



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [values[0]] * -- -- 2


Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 99 1 T165 1 T240 9 T109 20
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 43 1 T123 1 T179 1 T244 12
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T182 9 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T11 12 T275 1 T111 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T6 15 T28 13 T32 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T150 11 T24 7 T74 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T11 4 T150 3 T28 18
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 327 1 T4 2 T11 11 T43 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 88 1 T91 12 T14 1 T28 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1403 1 T3 3 T7 9 T8 28
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 285 1 T12 1 T24 15 T146 15
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 96 1 T4 8 T45 5 T59 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T1 6 T46 12 T24 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 278 1 T6 8 T150 8 T32 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T1 6 T45 10 T60 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T74 1 T161 11 T35 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T124 1 T151 1 T231 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T170 1 T161 12 T220 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T2 1 T6 13 T46 15
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 246 1 T9 1 T29 1 T179 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T2 1 T9 1 T46 12
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17425 1 T5 128 T10 20 T50 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 55 1 T240 10 T109 18 T119 7
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 36 1 T298 13 T193 9 T217 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T11 8 T262 13 T226 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T28 2 T32 10 T155 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T24 10 T74 11 T239 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 276 1 T11 5 T28 13 T60 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T4 1 T11 9 T45 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T91 10 T28 10 T35 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 888 1 T7 1 T189 12 T266 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 276 1 T12 12 T24 10 T146 17
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T4 10 T45 2 T59 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T46 11 T24 11 T59 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T32 13 T152 11 T154 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T45 4 T161 13 T238 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T161 2 T191 18 T278 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T231 4 T229 2 T249 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T161 7 T220 13 T232 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T46 17 T152 17 T227 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T9 11 T60 1 T239 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T9 6 T46 12 T166 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 126 1 T74 1 T35 3 T49 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T11 9 T275 1 T111 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T150 1 T28 3 T32 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 274 1 T45 14 T150 1 T24 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T11 6 T28 25 T179 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 249 1 T4 2 T11 10 T43 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 287 1 T91 11 T14 1 T24 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1196 1 T3 3 T7 2 T8 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T12 13 T46 12 T162 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T4 11 T6 1 T45 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T1 1 T24 12 T151 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 267 1 T32 14 T152 12 T155 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T1 1 T45 5 T59 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T74 1 T161 3 T35 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T6 1 T124 1 T151 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T170 1 T29 1 T161 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T2 1 T9 7 T46 18
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 270 1 T9 12 T179 1 T60 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T2 1 T123 1 T46 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 37 1 T15 10 T276 1 T277 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 43 1 T17 4 T279 11 T298 14
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17605 1 T5 128 T10 20 T50 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 57 1 T6 1 T224 1 T41 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T11 11 T262 19 T226 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T150 2 T28 12 T32 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 252 1 T45 11 T150 10 T24 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T11 3 T28 24 T60 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T4 1 T11 10 T156 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T91 11 T24 14 T146 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1069 1 T7 8 T8 26 T44 25
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T46 11 T234 8 T36 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 96 1 T4 7 T6 7 T45 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T1 5 T24 8 T222 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T32 13 T155 12 T109 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T1 5 T45 9 T59 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T161 10 T225 6 T246 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T6 12 T249 6 T225 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T161 11 T257 11 T268 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T46 14 T214 12 T281 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T233 10 T240 8 T109 18
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T46 11 T222 23 T241 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 31 1 T15 1 T276 20 T277 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T279 9 T235 7 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 40 1 T294 10 T302 10 T175 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 42 1 T6 14 T224 2 T41 3



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 76 1 T165 1 T240 11 T109 20
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 50 1 T123 1 T179 1 T244 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T182 1 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T11 9 T275 1 T111 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T6 1 T28 3 T32 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T150 1 T24 11 T74 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 321 1 T11 6 T150 1 T28 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 277 1 T4 2 T11 10 T43 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T91 11 T14 1 T28 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1205 1 T3 3 T7 2 T8 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 334 1 T12 13 T24 11 T146 18
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T4 11 T45 3 T59 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T1 1 T46 12 T24 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 257 1 T6 1 T150 1 T32 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T1 1 T45 5 T60 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T74 1 T161 3 T35 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T124 1 T151 1 T231 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T170 1 T161 8 T220 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T2 1 T6 1 T46 18
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T9 12 T29 1 T179 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T2 1 T9 7 T46 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17551 1 T5 128 T10 20 T50 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 78 1 T240 8 T109 18 T119 13
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T244 11 T193 11 T235 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T182 8 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T11 11 T262 19 T226 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T6 14 T28 12 T32 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T150 10 T24 6 T74 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T11 3 T150 2 T28 17
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 284 1 T4 1 T11 10 T45 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 57 1 T91 11 T28 7 T241 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1086 1 T7 8 T8 26 T44 25
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T24 14 T146 14 T154 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 59 1 T4 7 T45 4 T59 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T1 5 T46 11 T24 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T6 7 T150 7 T32 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T1 5 T45 9 T161 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T161 10 T246 10 T278 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T231 10 T249 6 T230 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T161 11 T257 11 T225 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T6 12 T46 14 T214 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T233 10 T15 1 T260 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T46 11 T222 23 T241 11



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22552 1 T1 2 T2 2 T3 3
auto[1] auto[0] 4022 1 T1 10 T4 8 T6 33

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%