dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26574 1 T1 12 T2 2 T3 3



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23010 1 T1 6 T2 2 T3 3
auto[ADC_CTRL_FILTER_COND_OUT] 3564 1 T1 6 T4 18 T6 28



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20837 1 T1 6 T2 2 T4 21
auto[1] 5737 1 T1 6 T3 3 T6 15



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22513 1 T1 12 T2 2 T3 3
auto[1] 4061 1 T4 11 T7 1 T9 17



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 36 1 T167 15 T310 1 T311 20
values[0] 70 1 T6 13 T312 1 T294 23
values[1] 710 1 T4 18 T43 1 T46 32
values[2] 751 1 T46 47 T151 1 T179 1
values[3] 764 1 T1 6 T9 12 T150 8
values[4] 637 1 T124 1 T24 20 T179 1
values[5] 2736 1 T3 3 T8 28 T44 27
values[6] 598 1 T2 1 T9 7 T150 11
values[7] 896 1 T6 15 T45 25 T28 15
values[8] 744 1 T2 1 T4 3 T6 8
values[9] 1081 1 T1 6 T7 10 T11 29
minimum 17551 1 T5 128 T10 20 T50 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 1016 1 T4 18 T6 13 T43 1
values[1] 713 1 T9 12 T46 32 T91 22
values[2] 780 1 T1 6 T46 23 T150 8
values[3] 2628 1 T3 3 T8 28 T44 27
values[4] 687 1 T123 1 T28 31 T29 1
values[5] 680 1 T9 7 T45 25 T170 1
values[6] 774 1 T2 1 T6 15 T150 11
values[7] 783 1 T2 1 T4 3 T6 8
values[8] 854 1 T7 10 T11 9 T14 1
values[9] 96 1 T1 6 T45 7 T108 1
minimum 17563 1 T5 128 T10 20 T50 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22552 1 T1 2 T2 2 T3 3
auto[1] 4022 1 T1 10 T4 8 T6 33



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 305 1 T43 1 T28 8 T151 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 311 1 T4 8 T6 13 T46 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T9 1 T60 1 T156 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T46 15 T91 12 T151 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T150 8 T194 13 T239 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 261 1 T1 6 T46 12 T170 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1442 1 T3 3 T8 28 T44 27
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T24 7 T227 1 T275 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T32 17 T152 1 T179 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T123 1 T28 18 T29 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T45 12 T170 1 T28 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T9 1 T154 21 T36 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T2 1 T152 1 T275 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T6 15 T150 11 T152 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T2 1 T4 2 T6 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T11 11 T12 1 T74 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 260 1 T11 4 T151 1 T59 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T7 9 T14 1 T24 15
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 19 1 T1 6 T246 12 T300 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T45 5 T108 1 T313 7
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17425 1 T5 128 T10 20 T50 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T232 1 T115 1 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 260 1 T28 10 T220 13 T155 15
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T4 10 T46 12 T60 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T9 11 T60 1 T156 17
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T46 17 T91 10 T161 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T194 13 T239 12 T221 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T46 11 T220 15 T162 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 901 1 T45 4 T24 11 T189 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T24 10 T227 5 T230 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T32 23 T152 8 T251 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T28 13 T161 13 T155 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T45 13 T28 2 T146 17
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T9 6 T154 14 T36 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T152 11 T39 2 T245 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T152 17 T238 14 T221 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T4 1 T11 8 T238 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T11 9 T12 12 T74 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T11 5 T59 9 T239 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T7 1 T24 10 T59 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 9 1 T300 9 - - - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 31 1 T45 2 T313 7 T235 8
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 126 1 T74 1 T35 3 T49 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T232 10 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 28 1 T167 15 T311 13 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T310 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 19 1 T312 1 T304 13 T295 5
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T6 13 T294 11 T295 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T43 1 T28 8 T220 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T4 8 T46 15 T151 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T151 1 T60 1 T155 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 285 1 T46 24 T179 1 T35 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T9 1 T150 8 T156 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T1 6 T170 1 T91 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T124 1 T24 9 T194 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T179 1 T227 1 T275 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1537 1 T3 3 T8 28 T44 27
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T123 1 T24 7 T29 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T2 1 T170 1 T152 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T9 1 T150 11 T28 18
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T45 12 T28 13 T146 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T6 15 T152 1 T154 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T2 1 T4 2 T6 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T11 11 T12 1 T161 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 313 1 T1 6 T11 16 T14 4
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 296 1 T7 9 T45 5 T14 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17425 1 T5 128 T10 20 T50 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 7 1 T311 7 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 14 1 T304 10 T295 4 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T294 12 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T28 10 T220 13 T38 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T4 10 T46 17 T60 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T60 1 T155 15 T40 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T46 23 T234 10 T156 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T9 11 T156 17 T239 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T91 10 T161 2 T35 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 95 1 T24 11 T194 13 T231 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T227 5 T163 7 T157 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 962 1 T45 4 T32 23 T189 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T24 10 T36 9 T231 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T152 8 T230 11 T111 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T9 6 T28 13 T154 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T45 13 T28 2 T146 17
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T152 17 T154 5 T221 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T4 1 T152 11 T229 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T11 9 T12 12 T161 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 240 1 T11 13 T59 9 T239 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T7 1 T45 2 T24 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 126 1 T74 1 T35 3 T49 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 312 1 T43 1 T28 11 T151 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T4 11 T6 1 T46 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T9 12 T60 2 T156 18
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T46 18 T91 11 T151 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T150 1 T194 14 T239 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 309 1 T1 1 T46 12 T170 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1227 1 T3 3 T8 2 T44 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T24 11 T227 6 T275 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T32 25 T152 9 T179 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T123 1 T28 14 T29 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 249 1 T45 14 T170 1 T28 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T9 7 T154 16 T36 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T2 1 T152 12 T275 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T6 1 T150 1 T152 18
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T2 1 T4 2 T6 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 268 1 T11 10 T12 13 T74 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 245 1 T11 6 T151 1 T59 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T7 2 T14 1 T24 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T1 1 T246 1 T300 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T45 3 T108 1 T313 8
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17551 1 T5 128 T10 20 T50 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T232 11 T115 1 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T28 7 T155 12 T241 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 252 1 T4 7 T6 12 T46 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T156 12 T287 2 T272 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T46 14 T91 11 T161 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T150 7 T194 12 T253 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T1 5 T46 11 T51 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1116 1 T8 26 T44 25 T45 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T24 6 T230 14 T260 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T32 15 T244 10 T231 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T28 17 T161 11 T155 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T45 11 T28 12 T146 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 93 1 T154 19 T36 2 T224 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T39 2 T245 10 T226 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T6 14 T150 10 T238 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T4 1 T6 7 T11 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T11 10 T74 12 T161 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T11 3 T59 4 T230 16
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T7 8 T24 14 T59 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T1 5 T246 11 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 31 1 T45 4 T313 6 T235 7



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 13 1 T167 1 T311 12 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T310 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 17 1 T312 1 T304 11 T295 5
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T6 1 T294 13 T295 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T43 1 T28 11 T220 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T4 11 T46 18 T151 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T151 1 T60 2 T155 16
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T46 25 T179 1 T35 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T9 12 T150 1 T156 18
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 295 1 T1 1 T170 1 T91 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T124 1 T24 12 T194 14
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T179 1 T227 6 T275 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1304 1 T3 3 T8 2 T44 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T123 1 T24 11 T29 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T2 1 T170 1 T152 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T9 7 T150 1 T28 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 254 1 T45 14 T28 3 T146 18
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T6 1 T152 18 T154 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T2 1 T4 2 T6 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 252 1 T11 10 T12 13 T161 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 307 1 T1 1 T11 15 T14 4
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 297 1 T7 2 T45 3 T14 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17551 1 T5 128 T10 20 T50 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 22 1 T167 14 T311 8 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T304 12 T295 4 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 22 1 T6 12 T294 10 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T28 7 T241 11 T38 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T4 7 T46 14 T60 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T155 12 T287 2 T262 19
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T46 22 T234 8 T222 23
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T150 7 T156 12 T253 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T1 5 T91 11 T161 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 103 1 T24 8 T194 12 T231 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T230 14 T260 12 T261 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1195 1 T8 26 T44 25 T45 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 86 1 T24 6 T36 2 T231 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T230 10 T111 12 T214 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 99 1 T150 10 T28 17 T154 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T45 11 T28 12 T146 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T6 14 T154 11 T249 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T4 1 T6 7 T150 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T11 10 T161 11 T251 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 246 1 T1 5 T11 14 T59 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T7 8 T45 4 T24 14



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22552 1 T1 2 T2 2 T3 3
auto[1] auto[0] 4022 1 T1 10 T4 8 T6 33

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%