dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26190 1 T1 20 T2 24 T3 15



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22367 1 T1 20 T2 24 T3 15
auto[ADC_CTRL_FILTER_COND_OUT] 3823 1 T4 14 T8 1 T9 10



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19993 1 T1 20 T3 15 T4 14
auto[1] 6197 1 T2 24 T7 15 T8 1



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22215 1 T1 20 T2 3 T3 15
auto[1] 3975 1 T2 21 T4 12 T7 13



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 66 1 T150 21 T228 13 T181 2
values[0] 14 1 T35 1 T243 8 T277 4
values[1] 614 1 T4 9 T42 1 T230 14
values[2] 700 1 T13 26 T40 10 T43 17
values[3] 761 1 T8 1 T9 21 T11 1
values[4] 566 1 T5 2 T146 5 T147 13
values[5] 777 1 T9 10 T145 11 T147 15
values[6] 736 1 T34 6 T110 4 T114 6
values[7] 596 1 T8 1 T42 1 T108 13
values[8] 2957 1 T2 24 T7 15 T12 14
values[9] 1433 1 T4 5 T9 5 T14 3
minimum 16970 1 T1 20 T3 15 T6 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 790 1 T4 9 T42 1 T230 14
values[1] 808 1 T8 1 T9 21 T11 1
values[2] 619 1 T5 1 T147 13 T231 11
values[3] 627 1 T5 1 T146 5 T147 15
values[4] 664 1 T9 10 T145 11 T110 4
values[5] 729 1 T8 1 T34 6 T108 13
values[6] 2902 1 T2 24 T7 15 T12 14
values[7] 839 1 T43 10 T16 10 T112 13
values[8] 930 1 T4 5 T14 3 T40 11
values[9] 283 1 T9 5 T88 1 T208 1
minimum 16999 1 T1 20 T3 15 T6 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21887 1 T1 20 T2 24 T3 15
auto[1] 4303 1 T9 33 T12 12 T13 7



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T33 5 T108 12 T112 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T4 1 T42 1 T230 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 266 1 T9 21 T11 1 T13 15
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T8 1 T40 10 T43 15
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T5 1 T231 11 T190 15
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T147 13 T151 1 T241 18
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T5 1 T147 15 T110 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T146 5 T88 1 T174 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T145 1 T110 4 T144 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T9 10 T142 20 T36 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T8 1 T34 4 T108 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T112 1 T114 1 T35 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1542 1 T2 3 T7 2 T12 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T42 1 T146 7 T159 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T112 1 T232 1 T208 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 269 1 T43 10 T16 7 T169 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T40 8 T146 13 T38 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 304 1 T4 1 T14 2 T145 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T9 5 T88 1 T152 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 82 1 T208 1 T238 15 T264 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16864 1 T1 20 T3 15 T6 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T213 10 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T112 10 T152 8 T163 16
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T4 8 T230 13 T44 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T13 11 T44 2 T114 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T43 2 T240 18 T92 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T272 12 T325 5 T180 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T241 15 T247 9 T19 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T233 12 T164 15 T37 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T37 1 T22 1 T324 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T145 10 T144 4 T238 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T142 14 T36 2 T177 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T34 2 T86 13 T241 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 252 1 T112 5 T114 4 T35 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 929 1 T2 21 T7 13 T30 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T146 4 T159 14 T243 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T112 12 T150 10 T189 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T16 3 T143 14 T164 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T40 3 T146 8 T242 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T4 4 T14 1 T145 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 68 1 T152 12 T317 12 T326 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 33 1 T238 6 T264 15 T32 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 117 1 T13 2 T14 1 T33 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T213 8 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 15 1 T228 1 T193 14 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T150 13 T181 1 T352 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 3 1 T277 3 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 6 1 T35 1 T243 4 T353 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T147 10 T112 1 T152 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T4 1 T42 1 T230 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 249 1 T13 15 T33 5 T44 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T40 10 T43 15 T189 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T9 21 T11 1 T231 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 270 1 T8 1 T240 1 T209 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T5 2 T208 1 T233 14
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T146 5 T147 13 T174 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T145 1 T147 15 T110 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T9 10 T88 1 T36 4
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T34 4 T110 4 T143 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T114 2 T35 8 T142 21
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T8 1 T108 13 T86 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T42 1 T112 1 T232 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1535 1 T2 3 T7 2 T12 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T146 7 T159 1 T16 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 353 1 T9 5 T40 8 T146 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 468 1 T4 1 T14 2 T145 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16853 1 T1 20 T3 15 T6 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 25 1 T228 12 T193 13 - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T150 8 T181 1 T354 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T277 1 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 4 1 T243 4 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T112 10 T152 8 T241 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T4 8 T230 13 T44 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T13 11 T44 2 T114 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T43 2 T189 9 T283 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T209 8 T272 12 T274 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T240 18 T241 15 T92 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T233 12 T186 15 T209 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T37 1 T210 3 T22 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T145 10 T144 4 T164 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T36 2 T163 14 T177 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T34 2 T143 11 T39 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T114 4 T35 1 T142 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T86 13 T163 2 T97 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T112 5 T243 12 T92 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 975 1 T2 21 T7 13 T30 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T146 4 T159 14 T16 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 298 1 T40 3 T146 8 T150 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 314 1 T4 4 T14 1 T145 15
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 117 1 T13 2 T14 1 T33 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 277 1 T33 4 T108 1 T112 11
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T4 9 T42 1 T230 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T9 1 T11 1 T13 19
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T8 1 T40 1 T43 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T5 1 T231 1 T190 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T147 1 T151 1 T241 16
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T5 1 T147 1 T110 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T146 1 T88 1 T174 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T145 11 T110 1 T144 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T9 1 T142 15 T36 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T8 1 T34 4 T108 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 293 1 T112 6 T114 5 T35 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1265 1 T2 24 T7 15 T12 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T42 1 T146 5 T159 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 240 1 T112 13 T232 1 T208 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T43 1 T16 7 T169 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T40 4 T146 9 T38 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 290 1 T4 5 T14 3 T145 16
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 85 1 T9 1 T88 1 T152 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 48 1 T208 1 T238 7 T264 16
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16972 1 T1 20 T3 15 T6 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T213 9 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T33 1 T108 11 T152 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T44 11 T110 13 T142 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T9 20 T13 7 T44 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T40 9 T43 14 T250 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T231 10 T190 14 T272 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T147 12 T241 17 T294 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T147 14 T110 12 T174 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T146 4 T174 11 T162 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T110 3 T144 12 T93 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T9 9 T142 19 T36 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 97 1 T34 2 T108 12 T294 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T35 3 T163 12 T168 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1206 1 T12 12 T41 7 T160 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T146 6 T168 16 T220 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T150 5 T189 13 T263 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T43 9 T16 3 T143 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T40 7 T146 12 T249 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T144 5 T150 28 T189 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 83 1 T9 4 T152 9 T170 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 67 1 T238 14 T264 12 T190 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 9 1 T147 9 - - - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T213 9 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 27 1 T228 13 T193 14 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T150 9 T181 2 T352 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 3 1 T277 3 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 7 1 T35 1 T243 5 T353 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T147 1 T112 11 T152 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T4 9 T42 1 T230 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T13 19 T33 4 T44 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T40 1 T43 3 T189 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T9 1 T11 1 T231 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T8 1 T240 19 T209 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T5 2 T208 1 T233 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T146 1 T147 1 T174 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T145 11 T147 1 T110 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T9 1 T88 1 T36 4
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T34 4 T110 1 T143 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 261 1 T114 6 T35 6 T142 17
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T8 1 T108 1 T86 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T42 1 T112 6 T232 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1308 1 T2 24 T7 15 T12 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T146 5 T159 15 T16 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 365 1 T9 1 T40 4 T146 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 397 1 T4 5 T14 3 T145 16
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16970 1 T1 20 T3 15 T6 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 13 1 T193 13 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T150 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T277 1 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 3 1 T243 3 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 73 1 T147 9 T152 7 T241 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T44 11 T110 13 T142 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T13 7 T33 1 T44 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T40 9 T43 14 T189 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T9 20 T231 10 T272 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T241 17 T92 6 T294 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T233 13 T186 15 T171 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T146 4 T147 12 T174 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T147 14 T110 12 T174 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T9 9 T36 2 T163 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T34 2 T110 3 T143 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T35 3 T142 19 T168 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T108 12 T231 4 T163 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T220 2 T243 12 T92 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1202 1 T12 12 T41 7 T160 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T146 6 T16 3 T143 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 286 1 T9 4 T40 7 T146 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 385 1 T43 9 T144 5 T150 16



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 21887 1 T1 20 T2 24 T3 15
auto[1] auto[0] 4303 1 T9 33 T12 12 T13 7

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%