dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26420 1 T1 17 T2 23 T3 176



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22662 1 T1 17 T2 23 T3 162
auto[ADC_CTRL_FILTER_COND_OUT] 3758 1 T3 14 T9 1 T11 5



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20743 1 T1 17 T3 162 T6 20
auto[1] 5677 1 T2 23 T3 14 T4 3



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22773 1 T1 9 T2 3 T3 155
auto[1] 3647 1 T1 8 T2 20 T3 21



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 32 1 T301 1 T309 16 T206 15
values[0] 90 1 T143 10 T155 1 T213 13
values[1] 554 1 T11 5 T22 20 T234 1
values[2] 733 1 T3 14 T27 1 T128 13
values[3] 735 1 T84 5 T125 21 T132 28
values[4] 649 1 T3 14 T9 1 T233 1
values[5] 2550 1 T1 17 T2 23 T4 3
values[6] 740 1 T7 21 T26 44 T27 1
values[7] 669 1 T22 17 T25 7 T122 1
values[8] 607 1 T34 3 T55 17 T216 11
values[9] 1198 1 T3 14 T7 23 T9 1
minimum 17863 1 T3 134 T6 20 T9 203



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 872 1 T11 5 T128 13 T234 1
values[1] 628 1 T3 14 T22 20 T27 1
values[2] 748 1 T9 1 T92 17 T125 21
values[3] 2674 1 T2 23 T3 14 T4 3
values[4] 575 1 T1 17 T7 21 T25 21
values[5] 654 1 T26 20 T122 8 T13 3
values[6] 680 1 T22 16 T25 7 T55 17
values[7] 654 1 T22 1 T34 3 T122 26
values[8] 931 1 T3 14 T7 23 T9 1
values[9] 129 1 T25 1 T54 9 T157 5
minimum 17875 1 T3 134 T6 20 T9 203



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22440 1 T1 9 T2 23 T3 158
auto[1] 3980 1 T1 8 T3 18 T5 4



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T128 13 T234 1 T92 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T11 2 T76 1 T130 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T3 1 T22 10 T27 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T83 11 T84 2 T123 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T9 1 T132 17 T40 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T92 1 T125 12 T38 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1468 1 T2 3 T4 3 T5 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T3 10 T233 1 T129 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T1 9 T7 8 T247 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T25 11 T26 13 T27 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T26 12 T234 1 T39 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 263 1 T122 8 T13 2 T54 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 87 1 T25 2 T291 1 T259 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 304 1 T22 9 T55 8 T216 22
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T22 1 T34 2 T122 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T241 1 T83 9 T210 20
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T3 10 T7 14 T34 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T9 1 T41 1 T122 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 31 1 T54 5 T310 1 T142 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T25 1 T157 1 T301 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17754 1 T3 134 T6 20 T9 201
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T144 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T92 2 T78 16 T237 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T11 3 T76 12 T37 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T3 13 T22 10 T150 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T83 8 T84 5 T123 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T132 11 T40 1 T134 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T92 16 T125 9 T38 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 888 1 T2 20 T244 10 T252 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T3 4 T129 10 T40 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T1 8 T7 13 T247 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T25 10 T26 11 T42 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 84 1 T26 8 T268 13 T183 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T13 1 T54 2 T35 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 61 1 T25 5 T259 7 T235 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T22 7 T55 9 T251 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 96 1 T34 1 T122 14 T36 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T83 12 T157 7 T45 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T3 4 T7 9 T34 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T122 12 T55 9 T84 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 7 1 T54 4 T297 3 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 53 1 T157 4 T255 12 T311 17
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 109 1 T9 2 T11 2 T36 1



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 30 1 T301 1 T309 14 T206 15
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 13 1 T143 10 T213 1 T312 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T155 1 T313 11 T314 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T22 10 T234 1 T92 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T11 2 T76 1 T130 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T3 1 T27 1 T128 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T83 11 T84 1 T123 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T132 17 T150 1 T144 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T84 1 T125 12 T38 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T9 1 T283 1 T40 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T3 10 T233 1 T92 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1445 1 T1 9 T2 3 T4 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T25 11 T92 1 T283 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T7 8 T26 12 T234 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 322 1 T26 13 T27 1 T42 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T22 1 T25 2 T291 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 268 1 T22 9 T122 1 T216 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T34 2 T36 2 T80 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T55 8 T216 11 T83 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 305 1 T3 10 T7 14 T34 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 322 1 T9 1 T25 1 T41 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17754 1 T3 134 T6 20 T9 201
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T309 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 13 1 T213 12 T315 1 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 39 1 T313 13 T288 13 T316 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T22 10 T92 2 T78 16
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T11 3 T76 12 T37 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T3 13 T237 9 T239 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T83 8 T84 1 T123 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T132 11 T150 7 T134 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T84 4 T125 9 T38 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T40 1 T272 4 T258 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T3 4 T92 16 T129 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 853 1 T1 8 T2 20 T244 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 84 1 T25 10 T92 2 T133 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 71 1 T7 13 T26 8 T247 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T26 11 T42 6 T13 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 89 1 T25 5 T235 1 T268 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T22 7 T251 14 T157 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 88 1 T34 1 T36 1 T40 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T55 9 T83 12 T45 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T3 4 T7 9 T34 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 370 1 T122 12 T55 9 T84 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 109 1 T9 2 T11 2 T36 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 233 1 T128 1 T234 1 T92 3
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 279 1 T11 5 T76 13 T130 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T3 14 T22 11 T27 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T83 9 T84 7 T123 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T9 1 T132 12 T40 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T92 17 T125 10 T38 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1222 1 T2 23 T4 3 T5 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T3 5 T233 1 T129 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T1 9 T7 14 T247 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T25 11 T26 12 T27 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T26 9 T234 1 T39 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T122 2 T13 3 T54 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 81 1 T25 7 T291 1 T259 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 279 1 T22 8 T55 10 T216 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T22 1 T34 2 T122 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T241 1 T83 13 T210 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T3 5 T7 10 T34 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 322 1 T9 1 T41 1 T122 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T54 5 T310 1 T142 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 64 1 T25 1 T157 5 T301 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17863 1 T3 134 T6 20 T9 203
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T144 1 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T128 12 T237 9 T154 6
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T37 2 T264 9 T133 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T22 9 T144 4 T259 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T83 10 T123 7 T236 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T132 16 T40 1 T126 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T125 11 T38 5 T126 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1134 1 T5 4 T12 8 T124 22
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T3 9 T129 10 T133 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T1 8 T7 7 T247 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T25 10 T26 12 T40 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T26 11 T210 6 T268 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T122 6 T54 13 T35 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 67 1 T259 8 T281 11 T276 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 253 1 T22 8 T55 7 T216 20
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T34 1 T122 11 T258 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T83 8 T210 18 T45 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T3 9 T7 13 T34 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T122 9 T55 7 T84 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 26 1 T54 4 T142 13 T297 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 27 1 T255 14 T311 13 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T144 11 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 5 1 T301 1 T309 3 T206 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 17 1 T143 1 T213 13 T312 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 44 1 T155 1 T313 14 T314 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T22 11 T234 1 T92 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T11 5 T76 13 T130 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T3 14 T27 1 T128 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T83 9 T84 2 T123 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T132 12 T150 8 T144 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T84 5 T125 10 T38 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T9 1 T283 1 T40 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T3 5 T233 1 T92 17
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1171 1 T1 9 T2 23 T4 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T25 11 T92 3 T283 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T7 14 T26 9 T234 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 253 1 T26 12 T27 1 T42 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T22 1 T25 7 T291 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T22 8 T122 1 T216 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T34 2 T36 3 T80 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T55 10 T216 1 T83 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 260 1 T3 5 T7 10 T34 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 444 1 T9 1 T25 1 T41 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17863 1 T3 134 T6 20 T9 203
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 27 1 T309 13 T206 14 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 9 1 T143 9 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T313 10 T288 10 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T22 9 T154 6 T192 17
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T37 2 T133 9 T143 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T128 12 T237 9 T259 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T83 10 T123 7 T236 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T132 16 T144 4 T126 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T125 11 T38 5 T154 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T40 1 T258 11 T246 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T3 9 T129 10 T144 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1127 1 T1 8 T5 4 T12 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T25 10 T133 8 T317 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T7 7 T26 11 T247 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T26 12 T122 6 T54 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T258 3 T281 11 T268 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T22 8 T216 10 T251 16
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T34 1 T259 8 T245 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T55 7 T216 10 T83 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 246 1 T3 9 T7 13 T34 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T122 9 T55 7 T84 10



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22440 1 T1 9 T2 23 T3 158
auto[1] auto[0] 3980 1 T1 8 T3 18 T5 4

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%