dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 25872 1 T1 24 T2 51 T3 134



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22107 1 T1 3 T2 45 T3 134
auto[ADC_CTRL_FILTER_COND_OUT] 3765 1 T1 21 T2 6 T4 56



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20017 1 T1 24 T2 51 T3 134
auto[1] 5855 1 T4 47 T6 15 T7 13



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21863 1 T1 3 T2 20 T3 134
auto[1] 4009 1 T1 21 T2 31 T4 25



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 294 1 T6 15 T38 18 T150 25
values[0] 35 1 T264 1 T236 10 T230 24
values[1] 821 1 T36 1 T161 1 T108 21
values[2] 680 1 T10 12 T57 9 T38 11
values[3] 827 1 T5 1 T40 1 T41 31
values[4] 686 1 T1 14 T2 32 T56 1
values[5] 671 1 T2 6 T10 9 T12 1
values[6] 655 1 T7 13 T71 14 T64 12
values[7] 640 1 T1 3 T10 1 T53 9
values[8] 2821 1 T2 13 T4 25 T7 9
values[9] 1137 1 T1 7 T4 31 T7 4
minimum 16605 1 T3 134 T8 14 T61 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 741 1 T36 1 T161 1 T151 8
values[1] 837 1 T10 12 T57 9 T38 11
values[2] 746 1 T5 1 T32 14 T40 1
values[3] 635 1 T1 14 T2 38 T10 9
values[4] 591 1 T12 1 T71 6 T152 35
values[5] 695 1 T7 13 T10 1 T56 1
values[6] 2782 1 T1 3 T4 16 T11 2
values[7] 698 1 T2 13 T4 9 T7 13
values[8] 1158 1 T1 7 T4 31 T6 15
values[9] 114 1 T108 1 T163 1 T26 14
minimum 16875 1 T3 134 T8 14 T61 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21573 1 T1 24 T2 34 T3 134
auto[1] 4299 1 T2 17 T4 28 T9 12



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T36 1 T151 8 T264 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T161 1 T108 1 T66 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T38 5 T161 1 T170 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T10 12 T57 1 T51 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T5 1 T32 1 T40 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T41 16 T71 1 T119 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T2 16 T56 1 T116 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T1 1 T2 3 T10 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T71 4 T162 1 T109 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T12 1 T152 17 T64 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T7 1 T56 1 T71 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T10 1 T119 19 T223 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1535 1 T1 1 T11 2 T60 38
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T4 9 T150 3 T62 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T2 1 T7 1 T9 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T4 6 T7 1 T9 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 302 1 T151 7 T228 1 T126 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 287 1 T1 1 T4 16 T6 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 5 1 T108 1 T268 1 T317 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 57 1 T163 1 T26 14 T31 14
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16539 1 T3 134 T8 14 T61 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T128 1 T236 10 T230 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T267 14 T303 1 T222 17
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T108 20 T66 14 T247 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T38 6 T66 11 T214 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T57 8 T51 14 T158 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T32 13 T46 2 T123 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T41 15 T71 1 T119 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T2 16 T116 3 T123 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 98 1 T1 13 T2 3 T155 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T71 2 T109 3 T30 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T152 18 T64 11 T30 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T7 12 T71 4 T108 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T119 12 T50 2 T192 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 942 1 T1 2 T43 7 T152 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T4 7 T150 4 T13 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T2 12 T7 8 T152 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T4 3 T7 3 T44 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 254 1 T176 11 T30 10 T262 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 315 1 T1 6 T4 15 T6 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 23 1 T317 12 T318 2 T319 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T31 11 T174 7 T320 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 166 1 T64 1 T45 4 T120 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 50 1 T230 12 T289 12 T321 3



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 37 1 T151 7 T108 1 T228 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 103 1 T6 1 T38 3 T150 16
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T264 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 22 1 T236 10 T230 12 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T36 1 T223 1 T272 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 291 1 T161 1 T108 1 T128 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T38 5 T161 1 T151 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T10 12 T57 1 T247 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T5 1 T40 1 T170 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 285 1 T41 16 T119 3 T155 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 250 1 T2 16 T56 1 T32 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T1 1 T40 1 T71 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T71 4 T162 1 T109 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T2 3 T10 9 T12 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T7 1 T71 10 T108 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T64 1 T119 19 T223 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T1 1 T53 9 T56 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T10 1 T150 3 T62 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1504 1 T2 1 T7 1 T11 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T4 15 T192 13 T229 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 371 1 T9 2 T154 13 T215 22
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 263 1 T1 1 T4 16 T7 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16488 1 T3 134 T8 14 T61 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 47 1 T174 4 T195 8 T301 13
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T6 14 T38 15 T150 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T230 12 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T223 9 T267 14 T268 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T108 20 T66 14 T158 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T38 6 T66 11 T214 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T57 8 T247 15 T159 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T46 2 T116 3 T273 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T41 15 T119 4 T155 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T2 16 T32 13 T123 27
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 98 1 T1 13 T71 1 T123 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 95 1 T71 2 T109 3 T30 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T2 3 T152 18 T30 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T7 12 T71 4 T108 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T64 11 T119 12 T50 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T1 2 T120 6 T62 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T150 4 T13 3 T159 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 907 1 T2 12 T7 8 T43 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T4 10 T192 17 T229 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 260 1 T154 2 T176 11 T156 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T1 6 T4 15 T7 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 117 1 T64 1 T45 4 T120 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [values[9]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T36 1 T151 1 T264 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T161 1 T108 21 T66 15
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T38 7 T161 1 T170 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T10 1 T57 9 T51 21
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T5 1 T32 14 T40 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T41 16 T71 2 T119 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T2 17 T56 1 T116 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T1 14 T2 4 T10 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T71 3 T162 1 T109 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T12 1 T152 19 T64 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 221 1 T7 13 T56 1 T71 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T10 1 T119 14 T223 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1263 1 T1 3 T11 2 T60 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T4 8 T150 5 T62 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T2 13 T7 9 T9 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T4 4 T7 4 T9 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 307 1 T151 1 T228 1 T126 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 368 1 T1 7 T4 16 T6 15
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 28 1 T108 1 T268 1 T317 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 36 1 T163 1 T26 1 T31 12
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16663 1 T3 134 T8 14 T61 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 66 1 T128 1 T236 1 T230 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T151 7 T272 13 T303 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T247 10 T158 12 T190 17
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T38 4 T66 10 T273 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T10 11 T51 4 T158 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T46 2 T114 18 T172 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T41 15 T119 2 T235 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T2 15 T163 15 T167 19
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T2 2 T10 8 T153 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T71 3 T157 11 T167 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T152 16 T28 17 T192 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T71 9 T48 4 T31 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T119 17 T50 2 T164 17
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1214 1 T60 35 T53 8 T39 35
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T4 8 T150 2 T13 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T9 1 T152 11 T150 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T4 5 T9 11 T44 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 249 1 T151 6 T176 12 T172 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T4 15 T38 2 T45 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 50 1 T26 13 T31 13 T174 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 42 1 T260 10 T186 6 T216 13
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T236 9 T230 11 T261 14



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 59 1 T151 1 T108 1 T228 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T6 15 T38 16 T150 10
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T264 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T236 1 T230 13 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T36 1 T223 10 T272 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T161 1 T108 21 T128 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T38 7 T161 1 T151 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T10 1 T57 9 T247 16
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T5 1 T40 1 T170 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 294 1 T41 16 T119 5 T155 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T2 17 T56 1 T32 14
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T1 14 T40 1 T71 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T71 3 T162 1 T109 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T2 4 T10 1 T12 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T7 13 T71 5 T108 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T64 12 T119 14 T223 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T1 3 T53 1 T56 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T10 1 T150 5 T62 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1234 1 T2 13 T7 9 T11 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T4 12 T192 18 T229 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 317 1 T9 1 T154 3 T215 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 294 1 T1 7 T4 16 T7 4
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16605 1 T3 134 T8 14 T61 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 25 1 T151 6 T322 5 T323 14
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 85 1 T38 2 T150 15 T47 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T236 9 T230 11 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T272 13 T260 10 T186 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T158 12 T261 14 T232 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T38 4 T151 7 T66 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T10 11 T247 10 T190 17
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T46 2 T114 18 T172 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T41 15 T119 2 T155 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T2 15 T163 15 T167 19
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T235 3 T272 7 T234 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T71 3 T157 11 T167 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T2 2 T10 8 T152 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T71 9 T48 4 T31 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T119 17 T50 2 T233 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T53 8 T62 2 T237 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T150 2 T13 3 T164 17
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1177 1 T60 35 T39 35 T152 21
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T4 13 T192 12 T234 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 314 1 T9 1 T154 12 T215 21
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T4 15 T9 11 T44 1



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 21573 1 T1 24 T2 34 T3 134
auto[1] auto[0] 4299 1 T2 17 T4 28 T9 12

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%