dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 27509 1 T1 20 T2 1 T3 16



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 24090 1 T1 20 T3 16 T5 1
auto[ADC_CTRL_FILTER_COND_OUT] 3419 1 T2 1 T4 9 T6 1



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21126 1 T1 20 T2 1 T3 16
auto[1] 6383 1 T5 1 T6 1 T8 25



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23503 1 T1 20 T2 1 T3 16
auto[1] 4006 1 T4 8 T7 15 T10 2



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 32 1 T220 20 T290 12 - -
values[0] 64 1 T201 11 T141 10 T155 20
values[1] 921 1 T15 7 T127 15 T128 27
values[2] 667 1 T2 1 T11 1 T24 15
values[3] 591 1 T6 1 T7 21 T9 2
values[4] 652 1 T7 8 T127 15 T37 4
values[5] 634 1 T12 14 T54 16 T128 2
values[6] 560 1 T6 1 T14 7 T24 19
values[7] 666 1 T4 9 T10 7 T12 1
values[8] 3065 1 T5 1 T6 1 T8 25
values[9] 1334 1 T15 1 T127 1 T138 8
minimum 18323 1 T1 20 T3 16 T6 19



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 971 1 T15 7 T127 15 T128 27
values[1] 810 1 T2 1 T6 1 T9 1
values[2] 470 1 T7 21 T9 1 T16 4
values[3] 804 1 T7 8 T12 14 T127 15
values[4] 494 1 T54 16 T151 11 T130 8
values[5] 754 1 T6 1 T10 7 T14 7
values[6] 2884 1 T4 9 T5 1 T6 1
values[7] 655 1 T9 1 T128 17 T132 10
values[8] 1009 1 T127 1 T138 8 T54 7
values[9] 247 1 T15 1 T133 19 T135 26
minimum 18411 1 T1 20 T3 16 T6 19



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23294 1 T1 20 T2 1 T3 16
auto[1] 4215 1 T7 12 T8 23 T24 20



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 243 1 T152 17 T201 13 T140 15
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 272 1 T15 6 T127 1 T128 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T9 1 T11 1 T219 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T2 1 T6 1 T24 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T7 11 T9 1 T54 15
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T16 2 T37 1 T136 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 243 1 T127 1 T258 11 T139 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T7 3 T12 1 T128 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 71 1 T54 11 T151 1 T134 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T130 8 T257 3 T134 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T6 1 T24 2 T28 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 265 1 T10 5 T14 5 T24 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1622 1 T5 1 T6 1 T8 25
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T4 1 T12 1 T129 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T128 9 T132 10 T78 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T9 1 T186 1 T218 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 264 1 T138 8 T54 3 T131 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 317 1 T127 1 T132 23 T186 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T133 10 T135 13 T43 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T15 1 T245 7 T234 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18230 1 T1 20 T3 16 T6 19
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T291 1 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T152 16 T201 19 T153 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T15 1 T127 14 T128 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T219 10 T165 9 T33 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T24 3 T16 1 T165 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 93 1 T7 10 T54 13 T37 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T16 2 T37 3 T136 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T127 14 T136 9 T238 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T7 5 T12 13 T128 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T54 5 T151 10 T135 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T223 1 T78 12 T221 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T24 5 T28 4 T151 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T10 2 T14 2 T24 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1001 1 T26 22 T149 14 T159 20
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T4 8 T129 12 T82 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T128 8 T78 13 T268 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T218 7 T136 13 T190 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T54 4 T44 1 T223 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T201 12 T155 13 T243 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T133 9 T135 13 T43 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T245 3 T234 1 T266 4
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 171 1 T14 3 T15 6 T16 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T291 9 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 14 1 T220 7 T290 7 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 18 1 T201 1 T292 17 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 22 1 T141 10 T155 11 T95 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T48 18 T152 17 T153 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T15 6 T127 1 T128 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T11 1 T201 12 T140 15
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T2 1 T24 12 T15 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T7 11 T9 2 T54 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 96 1 T6 1 T16 3 T136 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T127 1 T151 1 T258 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T7 3 T37 1 T38 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T54 11 T134 1 T194 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T12 1 T128 1 T145 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 73 1 T6 1 T28 11 T151 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T14 5 T24 9 T16 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T24 2 T132 10 T218 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T4 1 T10 5 T12 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1686 1 T5 1 T6 1 T8 25
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T9 1 T186 1 T218 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 382 1 T138 8 T54 3 T128 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 359 1 T15 1 T127 1 T132 23
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18181 1 T1 20 T3 16 T6 19
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 18 1 T220 13 T290 5 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 10 1 T201 10 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T155 9 T95 5 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T48 2 T152 16 T153 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T15 1 T127 14 T128 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T201 9 T165 9 T190 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T24 3 T165 11 T43 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T7 10 T54 13 T37 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 92 1 T16 3 T136 9 T153 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T127 14 T151 10 T136 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T7 5 T37 3 T38 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T54 5 T135 13 T147 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 90 1 T12 13 T128 1 T235 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T28 4 T151 10 T178 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T14 2 T24 10 T40 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T24 5 T218 2 T225 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T4 8 T10 2 T129 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1004 1 T26 22 T149 14 T159 20
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T218 7 T136 13 T82 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 324 1 T54 4 T128 8 T133 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 269 1 T201 12 T245 3 T234 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 142 1 T14 3 T15 6 T16 3



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 257 1 T152 17 T201 21 T140 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 301 1 T15 6 T127 15 T128 16
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T9 1 T11 1 T219 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T2 1 T6 1 T24 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T7 11 T9 1 T54 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T16 4 T37 4 T136 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T127 15 T258 1 T139 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T7 6 T12 14 T128 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T54 6 T151 11 T134 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T130 1 T257 1 T134 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T6 1 T24 6 T28 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T10 7 T14 7 T24 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1347 1 T5 1 T6 1 T8 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T4 9 T12 1 T129 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T128 9 T132 1 T78 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T9 1 T186 1 T218 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 265 1 T138 1 T54 5 T131 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 269 1 T127 1 T132 1 T186 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T133 10 T135 14 T43 6
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T15 1 T245 4 T234 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18361 1 T1 20 T3 16 T6 19
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T291 10 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T152 16 T201 11 T140 14
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T15 1 T128 11 T219 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T219 9 T216 17 T33 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T24 11 T215 13 T140 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T7 10 T54 14 T132 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 82 1 T136 2 T232 8 T289 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T258 10 T136 10 T238 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T7 2 T38 1 T172 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 53 1 T54 10 T135 12 T147 17
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T130 7 T257 2 T141 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T24 1 T28 10 T130 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T24 8 T141 10 T40 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1276 1 T8 23 T29 24 T45 30
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 94 1 T82 11 T19 1 T156 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T128 8 T132 9 T268 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T218 7 T136 12 T217 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T138 7 T54 2 T44 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 268 1 T132 22 T201 10 T217 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 84 1 T133 9 T135 12 T43 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T245 6 T266 3 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 40 1 T48 17 T20 6 T293 17



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 20 1 T220 14 T290 6 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T201 11 T292 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T141 1 T155 10 T95 6
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 280 1 T48 3 T152 17 T153 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 273 1 T15 6 T127 15 T128 16
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T11 1 T201 10 T140 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T2 1 T24 4 T15 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T7 11 T9 2 T54 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T6 1 T16 6 T136 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T127 15 T151 11 T258 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T7 6 T37 4 T38 18
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T54 6 T134 1 T194 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T12 14 T128 2 T145 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T6 1 T28 5 T151 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T14 7 T24 11 T16 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T24 6 T132 1 T218 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T4 9 T10 7 T12 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1350 1 T5 1 T6 1 T8 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T9 1 T186 1 T218 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 409 1 T138 1 T54 5 T128 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 338 1 T15 1 T127 1 T132 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18323 1 T1 20 T3 16 T6 19
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 12 1 T220 6 T290 6 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T292 16 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 19 1 T141 9 T155 10 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T48 17 T152 16 T153 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T15 1 T128 11 T219 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T201 11 T140 14 T216 17
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T24 11 T215 13 T140 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T7 10 T54 14 T219 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 62 1 T136 2 T153 14 T20 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T258 10 T166 13 T136 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T7 2 T38 1 T130 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T54 10 T135 12 T147 17
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T172 8 T253 10 T141 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 46 1 T28 10 T130 3 T215 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T24 8 T257 2 T141 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T24 1 T132 9 T218 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T252 9 T19 1 T156 24
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1340 1 T8 23 T29 24 T45 30
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T218 7 T136 12 T217 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 297 1 T138 7 T54 2 T128 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 290 1 T132 22 T201 10 T217 16



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 23294 1 T1 20 T2 1 T3 16
auto[1] auto[0] 4215 1 T7 12 T8 23 T24 20

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%