dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26711 1 T1 22 T2 20 T3 1



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23303 1 T1 22 T2 20 T5 7
auto[ADC_CTRL_FILTER_COND_OUT] 3408 1 T3 1 T8 2 T11 38



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20494 1 T1 22 T2 20 T3 1
auto[1] 6217 1 T5 7 T8 1 T9 12



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22717 1 T1 12 T2 20 T3 1
auto[1] 3994 1 T1 10 T10 10 T11 10



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 29 1 T272 29 - - - -
values[0] 44 1 T308 6 T309 23 T298 15
values[1] 733 1 T8 1 T11 25 T48 14
values[2] 589 1 T55 1 T150 2 T35 1
values[3] 756 1 T1 22 T13 21 T65 28
values[4] 2980 1 T5 7 T9 12 T12 18
values[5] 756 1 T43 1 T47 5 T215 10
values[6] 606 1 T12 11 T139 1 T134 28
values[7] 838 1 T39 4 T42 1 T44 2
values[8] 634 1 T13 43 T34 22 T55 1
values[9] 1080 1 T3 1 T8 2 T10 23
minimum 17666 1 T2 20 T6 190 T7 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 1021 1 T8 1 T11 25 T48 14
values[1] 521 1 T150 1 T139 1 T35 1
values[2] 680 1 T1 22 T12 6 T13 21
values[3] 3007 1 T5 7 T9 12 T12 12
values[4] 676 1 T12 11 T43 1 T215 10
values[5] 756 1 T44 2 T53 13 T139 1
values[6] 855 1 T13 22 T34 22 T39 4
values[7] 646 1 T3 1 T8 1 T10 23
values[8] 689 1 T8 1 T65 8 T150 1
values[9] 157 1 T131 27 T228 1 T163 1
minimum 17703 1 T2 20 T6 190 T7 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22618 1 T1 11 T2 20 T3 1
auto[1] 4093 1 T1 11 T5 6 T9 11



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T8 1 T55 1 T150 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 329 1 T11 17 T48 3 T55 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T133 5 T247 14 T51 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T150 1 T139 1 T35 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T1 12 T12 6 T13 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T136 14 T178 1 T222 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1561 1 T5 7 T9 12 T170 22
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T12 12 T48 12 T133 16
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T12 11 T151 1 T220 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T43 1 T215 10 T217 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T44 1 T53 3 T139 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T133 11 T134 22 T140 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T39 4 T134 14 T216 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 272 1 T13 13 T34 12 T42 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T10 13 T55 1 T141 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T3 1 T8 1 T11 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T65 3 T215 8 T66 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T8 1 T150 1 T139 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 65 1 T229 12 T145 7 T222 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T131 16 T228 1 T163 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17558 1 T2 20 T6 190 T7 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 32 1 T308 1 T310 12 T311 19
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T154 12 T220 9 T237 4
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 277 1 T11 8 T48 11 T46 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T133 4 T16 4 T17 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 105 1 T57 12 T15 6 T258 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T1 10 T13 10 T65 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 100 1 T136 10 T266 1 T234 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1068 1 T47 2 T225 9 T224 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T48 12 T133 15 T168 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T220 8 T251 15 T266 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T217 15 T49 1 T240 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T44 1 T53 10 T173 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T133 11 T140 11 T228 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T137 24 T138 1 T229 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T13 9 T34 10 T35 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T10 10 T141 7 T153 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T11 2 T13 8 T243 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T65 5 T66 3 T140 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T143 5 T144 5 T90 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 34 1 T229 11 T197 8 T21 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T131 11 T88 3 T294 6
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 108 1 T39 1 T46 1 T35 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 5 1 T308 5 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T272 16 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 23 1 T309 13 T298 10 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T308 1 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T8 1 T55 1 T216 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 292 1 T11 17 T48 3 T46 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T150 1 T154 16 T247 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T55 1 T150 1 T35 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T1 12 T13 11 T65 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T296 1 T89 1 T57 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1549 1 T5 7 T9 12 T12 6
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T12 12 T48 12 T133 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T47 3 T138 8 T217 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T43 1 T215 10 T217 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T12 11 T139 1 T134 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T134 22 T140 12 T228 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T39 4 T44 1 T53 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T42 1 T35 1 T133 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T55 1 T134 14 T216 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T13 26 T34 12 T243 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 311 1 T10 13 T65 3 T215 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 304 1 T3 1 T8 2 T11 11
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17558 1 T2 20 T6 190 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T272 13 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 15 1 T309 10 T298 5 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 5 1 T308 5 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 76 1 T237 4 T242 4 T250 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T11 8 T48 11 T46 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T154 12 T220 9 T17 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 98 1 T132 5 T246 14 T181 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T1 10 T13 10 T65 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T57 12 T15 6 T285 17
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1092 1 T225 9 T224 4 T132 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T48 12 T133 15 T136 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T47 2 T217 13 T220 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T217 15 T49 1 T168 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T153 11 T220 3 T251 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 100 1 T140 11 T228 2 T56 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 270 1 T44 1 T53 10 T173 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T35 10 T133 11 T66 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T141 7 T137 14 T138 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T13 17 T34 10 T243 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 264 1 T10 10 T65 5 T66 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T11 2 T131 11 T143 5
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 108 1 T39 1 T46 1 T35 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T8 1 T55 1 T150 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 333 1 T11 9 T48 12 T55 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T133 5 T247 1 T51 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T150 1 T139 1 T35 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 269 1 T1 11 T12 1 T13 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T136 11 T178 1 T222 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1415 1 T5 1 T9 1 T170 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T12 1 T48 13 T133 16
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T12 1 T151 1 T220 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T43 1 T215 1 T217 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T44 2 T53 11 T139 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T133 12 T134 1 T140 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 240 1 T39 4 T134 1 T216 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T13 10 T34 11 T42 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T10 11 T55 1 T141 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T3 1 T8 1 T11 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T65 6 T215 1 T66 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T8 1 T150 1 T139 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 45 1 T229 12 T145 1 T222 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 27 1 T131 12 T228 1 T163 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17666 1 T2 20 T6 190 T7 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T308 6 T310 1 T311 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T154 15 T220 15 T267 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 273 1 T11 16 T48 2 T46 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T133 4 T247 13 T24 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T24 5 T245 10 T57 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T1 11 T12 5 T13 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 106 1 T136 13 T267 9 T234 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1214 1 T5 6 T9 11 T170 20
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T12 11 T48 11 T133 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T12 10 T220 10 T266 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T215 9 T217 4 T219 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T53 2 T134 5 T144 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T133 10 T134 21 T140 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T134 13 T137 24 T49 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T13 12 T34 11 T66 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T10 12 T153 11 T56 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T11 10 T13 12 T235 20
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T65 2 T215 7 T66 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T135 1 T144 13 T198 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 54 1 T229 11 T145 6 T197 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 31 1 T131 15 T88 3 T186 7
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T310 11 T311 18 - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T272 14 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 17 1 T309 11 T298 6 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 6 1 T308 6 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T8 1 T55 1 T216 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 285 1 T11 9 T48 12 T46 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T150 1 T154 13 T247 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T55 1 T150 1 T35 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 263 1 T1 11 T13 11 T65 16
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T296 1 T89 1 T57 17
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1441 1 T5 1 T9 1 T12 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T12 1 T48 13 T133 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T47 5 T138 1 T217 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T43 1 T215 1 T217 16
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T12 1 T139 1 T134 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T134 1 T140 12 T228 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 320 1 T39 4 T44 2 T53 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T42 1 T35 11 T133 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T55 1 T134 1 T216 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T13 19 T34 11 T243 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 339 1 T10 11 T65 6 T215 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 270 1 T3 1 T8 2 T11 3
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17666 1 T2 20 T6 190 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T272 15 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 21 1 T309 12 T298 9 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T267 3 T249 13 T237 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T11 16 T48 2 T46 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T154 15 T247 13 T220 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T215 18 T246 13 T24 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T1 11 T13 10 T65 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T57 10 T15 2 T249 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1200 1 T5 6 T9 11 T12 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T12 11 T48 11 T133 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T138 7 T217 4 T219 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T215 9 T217 4 T168 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T12 10 T134 5 T145 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T134 21 T140 11 T221 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T53 2 T137 10 T229 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T133 10 T66 8 T140 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T134 13 T137 14 T49 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T13 24 T34 11 T243 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T10 12 T65 2 T215 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T11 10 T131 15 T135 1



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22618 1 T1 11 T2 20 T3 1
auto[1] auto[0] 4093 1 T1 11 T5 6 T9 11

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%