dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 25785 1 T1 28 T2 10 T3 31



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22231 1 T1 2 T2 10 T3 31
auto[ADC_CTRL_FILTER_COND_OUT] 3554 1 T1 26 T11 16 T12 8



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19981 1 T1 26 T3 31 T5 11
auto[1] 5804 1 T1 2 T2 10 T6 2



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21706 1 T1 14 T2 1 T3 31
auto[1] 4079 1 T1 14 T2 9 T9 6



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 40 1 T98 11 T311 29 - -
values[0] 110 1 T199 14 T32 7 T105 11
values[1] 673 1 T1 2 T155 2 T156 15
values[2] 2942 1 T2 10 T6 2 T9 12
values[3] 636 1 T12 8 T46 9 T64 14
values[4] 573 1 T13 6 T44 7 T48 30
values[5] 825 1 T14 13 T68 13 T44 18
values[6] 834 1 T11 19 T14 28 T155 22
values[7] 638 1 T1 24 T3 14 T13 13
values[8] 686 1 T1 2 T37 13 T160 12
values[9] 1336 1 T3 17 T11 39 T14 15
minimum 16492 1 T5 11 T7 145 T8 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 928 1 T1 2 T155 2 T156 15
values[1] 2882 1 T2 10 T6 2 T9 12
values[2] 616 1 T49 1 T64 11 T32 21
values[3] 780 1 T13 6 T68 13 T44 7
values[4] 732 1 T14 41 T44 18 T199 24
values[5] 750 1 T11 19 T155 22 T56 11
values[6] 743 1 T1 24 T3 14 T13 13
values[7] 688 1 T1 2 T37 13 T46 17
values[8] 1048 1 T3 17 T11 39 T14 15
values[9] 126 1 T173 30 T65 7 T105 13
minimum 16492 1 T5 11 T7 145 T8 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21533 1 T1 17 T2 10 T3 2
auto[1] 4252 1 T1 11 T3 29 T9 5



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 269 1 T1 1 T156 15 T157 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 253 1 T155 1 T26 1 T165 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1528 1 T2 1 T6 2 T9 6
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T12 1 T192 1 T64 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T49 1 T64 1 T32 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T101 1 T67 11 T228 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T13 6 T68 10 T44 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T48 14 T170 4 T17 14
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T14 14 T164 1 T158 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T14 7 T44 9 T199 24
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 254 1 T11 12 T155 20 T56 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T200 13 T166 10 T98 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 255 1 T3 14 T51 1 T160 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T1 12 T13 13 T195 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T200 8 T158 1 T26 6
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T1 1 T37 1 T46 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 328 1 T3 17 T11 13 T14 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T11 11 T192 1 T155 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 17 1 T65 4 T312 1 T296 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 39 1 T173 12 T105 1 T284 3
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16347 1 T5 11 T7 145 T8 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T1 1 T161 15 T200 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T155 1 T26 1 T165 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 962 1 T2 9 T9 6 T46 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T12 7 T192 7 T64 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T64 10 T32 12 T173 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T67 6 T228 1 T167 17
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T68 3 T44 3 T40 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T48 16 T17 6 T184 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T14 14 T26 15 T219 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T14 6 T44 9 T34 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T11 7 T155 2 T161 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T200 14 T166 12 T98 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T34 7 T166 5 T244 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T1 12 T161 10 T243 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T200 11 T158 15 T26 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T1 1 T37 12 T46 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 264 1 T11 10 T14 9 T51 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T11 5 T192 13 T155 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 26 1 T65 3 T296 9 T20 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 44 1 T173 18 T105 12 T284 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 145 1 T12 1 T51 5 T37 1



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 1 1 T98 1 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T311 15 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 46 1 T199 14 T32 1 T105 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T281 11 T313 1 T274 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T1 1 T156 15 T157 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T155 1 T165 1 T201 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1563 1 T2 1 T6 2 T9 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T192 1 T64 1 T26 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T46 3 T64 1 T32 9
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T12 1 T64 1 T170 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T13 6 T44 4 T49 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T48 14 T17 14 T184 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T68 10 T219 7 T247 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 280 1 T14 7 T44 9 T199 24
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 285 1 T11 12 T14 14 T155 20
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T200 13 T34 12 T166 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T3 14 T51 1 T34 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T1 12 T13 13 T46 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T160 12 T158 1 T26 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T1 1 T37 1 T195 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 403 1 T3 17 T11 13 T14 6
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 337 1 T11 11 T49 1 T192 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16347 1 T5 11 T7 145 T8 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 10 1 T98 10 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T311 14 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 41 1 T32 6 T105 10 T224 14
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T281 9 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T1 1 T161 15 T200 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T155 1 T165 4 T201 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 991 1 T2 9 T9 6 T266 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T192 7 T64 2 T26 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T46 6 T64 10 T32 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T12 7 T64 2 T242 21
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T44 3 T173 1 T40 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 95 1 T48 16 T17 6 T184 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T68 3 T219 6 T247 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T14 6 T44 9 T165 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T11 7 T14 14 T155 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T200 14 T34 2 T166 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T34 7 T166 5 T244 16
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 101 1 T1 12 T46 7 T161 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T158 15 T26 2 T183 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T1 1 T37 12 T53 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 321 1 T11 10 T14 9 T51 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 275 1 T11 5 T49 6 T192 13
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 145 1 T12 1 T51 5 T37 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 263 1 T1 2 T156 1 T157 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T155 2 T26 2 T165 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1285 1 T2 10 T6 2 T9 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T12 8 T192 8 T64 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T49 1 T64 11 T32 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T101 1 T67 13 T228 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T13 1 T68 4 T44 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T48 17 T170 1 T17 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T14 15 T164 1 T158 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T14 7 T44 10 T199 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T11 8 T155 3 T56 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T200 15 T166 13 T98 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T3 1 T51 1 T160 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T1 13 T13 1 T195 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T200 12 T158 16 T26 6
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T1 2 T37 13 T46 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 324 1 T3 1 T11 11 T14 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T11 6 T192 14 T155 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T65 5 T312 1 T296 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 52 1 T173 19 T105 13 T284 3
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16492 1 T5 11 T7 145 T8 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T156 14 T199 13 T161 15
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T201 12 T173 4 T314 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1205 1 T9 5 T54 30 T46 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T29 10 T32 7 T219 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T32 8 T286 9 T309 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T67 4 T167 17 T284 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T13 5 T68 9 T44 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T48 13 T170 3 T17 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T14 13 T26 5 T219 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T14 6 T44 8 T199 22
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T11 11 T155 19 T56 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T200 12 T166 9 T286 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T3 13 T160 11 T34 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T1 11 T13 12 T161 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T200 7 T26 2 T183 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T46 9 T156 7 T53 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 268 1 T3 16 T11 12 T14 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T11 10 T155 10 T156 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 5 1 T65 2 T20 3 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 31 1 T173 11 T284 2 T302 11



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 11 1 T98 11 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T311 15 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 48 1 T199 1 T32 7 T105 11
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T281 10 T313 1 T274 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T1 2 T156 1 T157 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T155 2 T165 5 T201 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1317 1 T2 10 T6 2 T9 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T192 8 T64 3 T26 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T46 7 T64 11 T32 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T12 8 T64 3 T170 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T13 1 T44 4 T49 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T48 17 T17 15 T184 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T68 4 T219 7 T247 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 286 1 T14 7 T44 10 T199 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 254 1 T11 8 T14 15 T155 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T200 15 T34 3 T166 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T3 1 T51 1 T34 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T1 13 T13 1 T46 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T160 1 T158 16 T26 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T1 2 T37 13 T195 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 409 1 T3 1 T11 11 T14 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 341 1 T11 6 T49 7 T192 14
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16492 1 T5 11 T7 145 T8 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T311 14 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 39 1 T199 13 T315 15 T316 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T281 10 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T156 14 T161 15 T200 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T201 12 T173 4 T314 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1237 1 T9 5 T54 30 T50 40
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T29 10 T32 7 T219 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 87 1 T46 2 T32 8 T286 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T170 3 T242 18 T67 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T13 5 T44 3 T52 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T48 13 T17 5 T305 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T68 9 T219 6 T247 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T14 6 T44 8 T199 22
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T11 11 T14 13 T155 19
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T200 12 T34 11 T166 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T3 13 T34 9 T166 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T1 11 T13 12 T46 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T160 11 T26 2 T183 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T53 5 T198 5 T299 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 315 1 T3 16 T11 12 T14 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 271 1 T11 10 T155 10 T156 15



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 21533 1 T1 17 T2 10 T3 2
auto[1] auto[0] 4252 1 T1 11 T3 29 T9 5

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%