dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 25677 1 T1 20 T2 67 T3 1



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22177 1 T1 20 T2 63 T3 1
auto[ADC_CTRL_FILTER_COND_OUT] 3500 1 T2 4 T4 19 T5 2



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19850 1 T1 20 T2 64 T3 1
auto[1] 5827 1 T2 3 T4 16 T5 1



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21782 1 T1 20 T2 66 T3 1
auto[1] 3895 1 T2 1 T4 15 T7 10



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 38 1 T12 10 T288 14 T215 14
values[0] 45 1 T2 3 T169 8 T289 1
values[1] 641 1 T52 7 T40 1 T26 7
values[2] 720 1 T4 35 T8 12 T163 3
values[3] 507 1 T5 1 T50 12 T51 2
values[4] 776 1 T2 4 T5 1 T49 54
values[5] 2803 1 T5 1 T7 20 T11 15
values[6] 798 1 T8 10 T12 12 T13 1
values[7] 597 1 T9 17 T144 2 T148 1
values[8] 617 1 T8 1 T9 12 T49 13
values[9] 1207 1 T3 1 T12 5 T13 1
minimum 16928 1 T1 20 T2 60 T6 11



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 850 1 T2 3 T4 19 T52 7
values[1] 695 1 T4 16 T8 12 T51 2
values[2] 451 1 T50 12 T51 22 T15 1
values[3] 3031 1 T2 4 T5 2 T11 15
values[4] 647 1 T7 20 T12 12 T90 13
values[5] 726 1 T5 1 T8 10 T13 1
values[6] 637 1 T9 29 T50 1 T28 32
values[7] 698 1 T8 1 T13 1 T49 13
values[8] 812 1 T12 5 T51 2 T52 12
values[9] 191 1 T3 1 T12 10 T54 22
minimum 16939 1 T1 20 T2 60 T6 11



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21729 1 T1 20 T2 66 T3 1
auto[1] 3948 1 T2 1 T4 18 T7 10



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T2 3 T40 1 T165 6
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 295 1 T4 13 T52 7 T26 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T4 7 T51 1 T163 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T8 1 T26 13 T27 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T50 12 T143 1 T45 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T51 12 T15 1 T29 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1566 1 T5 1 T11 2 T49 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T2 3 T5 1 T49 21
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T7 11 T12 1 T90 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T29 11 T42 8 T256 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T50 8 T54 1 T43 7
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 279 1 T5 1 T8 1 T13 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T50 1 T28 19 T144 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T9 2 T183 16 T16 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T53 16 T54 14 T15 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T8 1 T13 1 T49 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 266 1 T51 1 T52 12 T40 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T12 1 T43 2 T217 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 56 1 T3 1 T12 1 T283 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 41 1 T54 12 T290 1 T114 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16801 1 T1 20 T2 60 T6 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T165 7 T196 7 T177 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T4 6 T26 3 T268 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T4 9 T51 1 T163 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T8 11 T26 13 T27 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 86 1 T45 2 T273 3 T178 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T51 10 T29 10 T224 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1036 1 T11 13 T49 7 T150 28
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T2 1 T49 16 T90 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T7 9 T12 11 T90 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T29 17 T42 3 T141 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 97 1 T54 1 T43 4 T243 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T8 9 T62 7 T227 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T28 13 T179 8 T226 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T9 27 T183 18 T16 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T54 11 T15 3 T145 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T49 6 T218 6 T145 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T51 1 T147 10 T156 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T12 4 T43 1 T256 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 48 1 T12 9 T283 1 T232 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 46 1 T54 10 T290 6 T17 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 138 1 T7 1 T40 2 T33 1



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 9 1 T12 1 T215 8 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T288 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 6 1 T2 3 T169 1 T289 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T291 9 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T40 1 T196 8 T155 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T52 7 T26 4 T146 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T4 7 T163 1 T55 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T4 13 T8 1 T26 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T50 12 T51 1 T143 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T5 1 T15 1 T27 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T5 1 T49 10 T196 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T2 3 T49 21 T51 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1456 1 T7 11 T11 2 T150 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T5 1 T62 9 T29 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T12 1 T50 8 T90 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 283 1 T8 1 T13 1 T53 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T144 1 T278 1 T239 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T9 1 T144 1 T148 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T50 1 T53 16 T28 19
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T8 1 T9 1 T49 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 383 1 T3 1 T51 1 T52 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 319 1 T12 1 T13 1 T54 12
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16790 1 T1 20 T2 60 T6 11
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 15 1 T12 9 T215 6 - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T288 13 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 21 1 T169 7 T292 14 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T291 9 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T196 7 T223 8 T170 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T26 3 T268 10 T170 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T4 9 T163 2 T62 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T4 6 T8 11 T26 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T51 1 T230 21 T273 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 103 1 T27 11 T29 10 T157 16
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T49 7 T45 2 T183 18
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T2 1 T49 16 T51 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 986 1 T7 9 T11 13 T150 28
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T62 7 T29 17 T42 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T12 11 T90 12 T54 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T8 9 T227 11 T48 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T179 8 T237 4 T276 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T9 16 T183 18 T16 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T28 13 T145 7 T147 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T9 11 T49 6 T218 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 254 1 T51 1 T54 11 T15 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T12 4 T54 10 T43 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 138 1 T7 1 T40 2 T33 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T2 3 T40 1 T165 8
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T4 7 T52 1 T26 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T4 10 T51 2 T163 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T8 12 T26 14 T27 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T50 1 T143 1 T45 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T51 11 T15 1 T29 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1375 1 T5 1 T11 15 T49 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T2 3 T5 1 T49 17
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T7 10 T12 12 T90 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T29 18 T42 8 T256 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T50 1 T54 2 T43 7
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 275 1 T5 1 T8 10 T13 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T50 1 T28 14 T144 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T9 29 T183 19 T16 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T53 1 T54 12 T15 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T8 1 T13 1 T49 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T51 2 T52 1 T40 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T12 5 T43 2 T217 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 66 1 T3 1 T12 10 T283 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 54 1 T54 11 T290 7 T114 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16930 1 T1 20 T2 60 T6 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T165 5 T196 7 T177 15
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 253 1 T4 12 T52 6 T26 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T4 6 T55 5 T62 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T26 12 T228 13 T223 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 82 1 T50 11 T45 2 T166 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T51 11 T29 10 T250 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1227 1 T49 9 T103 11 T108 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T2 1 T49 20 T53 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 85 1 T7 10 T28 13 T180 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T29 10 T42 3 T141 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 85 1 T50 7 T43 4 T220 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T53 3 T55 2 T62 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T28 18 T239 2 T293 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T183 15 T16 1 T229 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T53 15 T54 13 T15 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T49 6 T218 5 T183 18
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T52 11 T55 14 T221 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T43 1 T46 3 T257 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T244 1 T232 12 T19 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 33 1 T54 11 T17 1 T270 14
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 9 1 T155 9 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 17 1 T12 10 T215 7 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T288 14 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 27 1 T2 3 T169 8 T289 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T291 10 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T40 1 T196 8 T155 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T52 1 T26 4 T146 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T4 10 T163 3 T55 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T4 7 T8 12 T26 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T50 1 T51 2 T143 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T5 1 T15 1 T27 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T5 1 T49 8 T196 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T2 3 T49 17 T51 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1320 1 T7 10 T11 15 T150 31
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T5 1 T62 8 T29 18
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T12 12 T50 1 T90 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 263 1 T8 10 T13 1 T53 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T144 1 T278 1 T239 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T9 17 T144 1 T148 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T50 1 T53 1 T28 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T8 1 T9 12 T49 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 338 1 T3 1 T51 2 T52 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 312 1 T12 5 T13 1 T54 11
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16928 1 T1 20 T2 60 T6 11
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 7 1 T215 7 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T291 8 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T196 7 T155 9 T223 16
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T52 6 T26 3 T221 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T4 6 T55 5 T62 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T4 12 T26 12 T228 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T50 11 T153 11 T230 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T29 10 T250 2 T157 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T49 9 T45 2 T183 22
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T2 1 T49 20 T51 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1122 1 T7 10 T28 13 T103 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T62 8 T29 10 T42 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T50 7 T43 4 T220 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T53 3 T55 2 T28 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T239 2 T237 1 T276 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T183 15 T166 6 T16 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T53 15 T28 18 T176 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T49 6 T218 5 T183 18
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 299 1 T52 11 T54 13 T55 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T54 11 T43 1 T46 3



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 21729 1 T1 20 T2 66 T3 1
auto[1] auto[0] 3948 1 T2 1 T4 18 T7 10

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%