dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 28920 1 T1 20 T2 15 T3 3



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23517 1 T2 15 T3 2 T6 31
auto[ADC_CTRL_FILTER_COND_OUT] 5403 1 T1 20 T3 1 T4 13



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22532 1 T2 15 T3 2 T4 13
auto[1] 6388 1 T1 20 T3 1 T5 11



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 24903 1 T1 2 T2 15 T3 3
auto[1] 4017 1 T1 18 T5 5 T6 1



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 298 1 T8 17 T143 1 T221 11
values[0] 35 1 T148 4 T220 1 T224 5
values[1] 738 1 T110 1 T12 4 T26 1
values[2] 558 1 T3 1 T5 11 T9 4
values[3] 849 1 T3 1 T4 13 T38 30
values[4] 660 1 T33 5 T35 17 T67 14
values[5] 626 1 T35 17 T139 1 T110 1
values[6] 686 1 T3 1 T6 7 T7 7
values[7] 657 1 T6 1 T139 1 T110 1
values[8] 687 1 T10 25 T27 12 T133 17
values[9] 3362 1 T1 20 T9 2 T11 30
minimum 19764 1 T2 15 T6 31 T9 83



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 712 1 T12 4 T22 5 T26 1
values[1] 2846 1 T1 20 T3 1 T5 11
values[2] 760 1 T3 1 T4 13 T139 1
values[3] 700 1 T33 5 T35 17 T67 14
values[4] 639 1 T3 1 T7 7 T35 17
values[5] 695 1 T6 7 T139 1 T103 8
values[6] 594 1 T6 1 T10 10 T110 1
values[7] 728 1 T10 15 T27 12 T133 17
values[8] 1102 1 T8 17 T9 2 T11 30
values[9] 197 1 T28 1 T181 11 T246 1
minimum 19947 1 T2 15 T6 31 T9 83



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 24692 1 T1 20 T2 15 T3 3
auto[1] 4228 1 T4 12 T5 5 T6 2



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T12 4 T22 1 T16 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T26 1 T136 15 T152 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T3 1 T9 4 T38 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1564 1 T1 2 T5 6 T34 46
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 268 1 T139 1 T14 9 T38 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T3 1 T4 13 T13 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T33 5 T105 1 T180 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T35 17 T67 1 T151 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T3 1 T35 17 T139 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T7 1 T26 1 T37 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T142 12 T221 14 T148 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T6 6 T139 1 T103 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T140 7 T101 1 T106 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T6 1 T10 1 T110 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T133 9 T36 8 T50 17
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T10 1 T27 12 T103 16
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 337 1 T8 6 T11 16 T12 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T9 1 T36 3 T31 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 64 1 T28 1 T181 1 T221 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 35 1 T246 1 T143 1 T342 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 19651 1 T2 15 T6 31 T9 81
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 81 1 T155 1 T224 2 T176 24
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T22 4 T149 11 T239 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T136 14 T164 3 T174 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T38 1 T231 4 T193 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 996 1 T1 18 T5 5 T107 21
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T14 7 T38 14 T16 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T180 12 T32 13 T144 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T105 14 T180 10 T172 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T67 13 T39 3 T180 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T16 3 T138 3 T164 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T7 6 T222 1 T238 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T221 13 T148 2 T239 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T6 1 T15 1 T221 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T140 10 T226 13 T227 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T10 9 T157 3 T188 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T133 8 T36 5 T50 17
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T10 14 T172 8 T15 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 330 1 T8 11 T11 14 T12 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T9 1 T36 2 T31 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 69 1 T181 10 T221 2 T304 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T231 1 T237 13 T343 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 163 1 T9 2 T33 1 T67 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 52 1 T155 10 T224 3 T18 1



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 84 1 T8 6 T221 9 T304 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T143 1 T187 1 T238 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 4 1 T148 2 T220 1 T286 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T224 2 T308 1 T93 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T110 1 T12 4 T31 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T26 1 T152 1 T164 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T3 1 T9 4 T22 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T5 6 T37 4 T136 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 286 1 T38 15 T106 31 T162 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T3 1 T4 13 T135 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T33 5 T139 1 T14 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T35 17 T67 1 T13 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T35 17 T139 1 T110 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T26 1 T37 2 T101 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T3 1 T221 14 T148 4
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T6 6 T7 1 T103 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T140 7 T101 1 T106 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T6 1 T139 1 T110 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T133 9 T36 8 T50 17
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T10 2 T27 12 T103 16
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 339 1 T11 16 T12 9 T24 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1643 1 T1 2 T9 1 T34 46
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 19615 1 T2 15 T6 31 T9 81
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 90 1 T8 11 T221 2 T304 11
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 75 1 T187 11 T238 11 T237 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T148 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T224 3 T308 1 T93 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T149 11 T239 2 T241 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T164 3 T174 5 T155 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 71 1 T22 4 T285 1 T177 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T5 5 T37 4 T136 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T38 15 T16 6 T146 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T180 12 T144 3 T150 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T14 7 T105 14 T180 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T67 13 T39 3 T180 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T172 15 T16 3 T138 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 88 1 T146 10 T228 12 T327 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T221 13 T148 3 T239 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T6 1 T7 6 T15 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T140 10 T226 13 T227 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T221 7 T150 1 T157 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T133 8 T36 5 T50 17
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T10 23 T15 1 T165 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 355 1 T11 14 T12 9 T24 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1025 1 T1 18 T9 1 T107 21
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 149 1 T9 2 T33 1 T67 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T12 1 T22 5 T16 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T26 1 T136 15 T152 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T3 1 T9 3 T38 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1321 1 T1 20 T5 6 T34 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T139 1 T14 9 T38 17
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T3 1 T4 1 T13 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T33 3 T105 15 T180 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T35 1 T67 14 T151 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T3 1 T35 1 T139 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T7 7 T26 1 T37 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T142 1 T221 14 T148 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T6 5 T139 1 T103 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T140 11 T101 1 T106 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T6 1 T10 10 T110 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T133 9 T36 8 T50 18
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T10 15 T27 1 T103 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 391 1 T8 12 T11 15 T12 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T9 2 T36 3 T31 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 80 1 T28 1 T181 11 T221 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T246 1 T143 1 T342 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 19791 1 T2 15 T6 31 T9 83
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 68 1 T155 11 T224 4 T176 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T12 3 T163 12 T149 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T136 14 T164 3 T174 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T9 1 T135 8 T154 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1239 1 T5 5 T34 43 T43 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T14 7 T38 11 T106 29
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T4 12 T180 10 T243 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T33 2 T180 13 T263 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T35 16 T39 3 T180 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T35 16 T16 2 T243 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T142 6 T238 11 T327 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T142 11 T221 13 T148 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T6 2 T103 7 T15 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T140 6 T106 13 T311 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 101 1 T27 7 T157 2 T188 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T133 8 T36 5 T50 16
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T27 11 T103 15 T266 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 276 1 T8 5 T11 15 T12 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T36 2 T183 9 T142 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 53 1 T221 8 T344 12 T30 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T237 14 T345 4 T346 8
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 23 1 T148 1 T261 10 T179 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 65 1 T224 1 T176 22 T18 1



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 103 1 T8 12 T221 3 T304 12
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 90 1 T143 1 T187 12 T238 12
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 5 1 T148 3 T220 1 T286 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T224 4 T308 2 T93 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T110 1 T12 1 T31 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T26 1 T152 1 T164 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T3 1 T9 3 T22 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T5 6 T37 7 T136 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 243 1 T38 19 T106 2 T162 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T3 1 T4 1 T135 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T33 3 T139 1 T14 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T35 1 T67 14 T13 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T35 1 T139 1 T110 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T26 1 T37 2 T101 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T3 1 T221 14 T148 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T6 5 T7 7 T103 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T140 11 T101 1 T106 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T6 1 T139 1 T110 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T133 9 T36 8 T50 18
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T10 25 T27 1 T103 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 422 1 T11 15 T12 13 T24 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1372 1 T1 20 T9 2 T34 3
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 19764 1 T2 15 T6 31 T9 83
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 71 1 T8 5 T221 8 T194 15
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 34 1 T237 14 T168 8 T345 4
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T148 1 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T224 1 T93 12 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T12 3 T149 3 T239 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T164 3 T174 8 T176 22
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T9 1 T135 8 T163 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T5 5 T37 1 T136 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 233 1 T38 11 T106 29 T162 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T4 12 T135 4 T180 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T33 2 T14 7 T180 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T35 16 T39 3 T180 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T35 16 T16 2 T243 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T142 6 T146 8 T228 17
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T221 13 T148 2 T239 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T6 2 T103 7 T15 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T140 6 T106 13 T142 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T27 7 T221 10 T157 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T133 8 T36 5 T50 16
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T27 11 T103 15 T266 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 272 1 T11 15 T12 5 T24 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1296 1 T34 43 T43 15 T108 11



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 24692 1 T1 20 T2 15 T3 3
auto[1] auto[0] 4228 1 T4 12 T5 5 T6 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%