dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26867 1 T1 156 T2 13 T3 63



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23757 1 T1 156 T2 13 T3 53
auto[ADC_CTRL_FILTER_COND_OUT] 3110 1 T3 10 T6 13 T7 33



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21080 1 T1 156 T2 13 T3 63
auto[1] 5787 1 T7 47 T8 31 T13 21



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22878 1 T1 156 T2 13 T3 52
auto[1] 3989 1 T3 11 T6 2 T7 29



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 312 1 T52 29 T141 8 T138 1
values[0] 69 1 T22 18 T295 21 T296 15
values[1] 860 1 T3 14 T7 18 T11 25
values[2] 617 1 T3 10 T7 15 T12 14
values[3] 673 1 T11 17 T53 9 T137 1
values[4] 2773 1 T6 13 T7 29 T8 31
values[5] 741 1 T10 40 T137 2 T85 13
values[6] 635 1 T81 1 T37 1 T41 1
values[7] 653 1 T13 12 T53 33 T149 12
values[8] 680 1 T13 9 T139 25 T141 12
values[9] 900 1 T14 6 T47 43 T51 1
minimum 17954 1 T1 156 T2 13 T3 39



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 734 1 T3 14 T7 33 T11 25
values[1] 592 1 T3 10 T12 14 T13 15
values[2] 672 1 T6 13 T11 17 T149 3
values[3] 2806 1 T7 29 T8 31 T49 2
values[4] 678 1 T10 40 T137 2 T36 1
values[5] 726 1 T53 25 T139 16 T144 15
values[6] 680 1 T13 12 T53 8 T149 12
values[7] 601 1 T13 9 T51 1 T139 25
values[8] 847 1 T14 6 T47 43 T52 29
values[9] 170 1 T41 1 T21 2 T234 8
minimum 18361 1 T1 156 T2 13 T3 39



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22887 1 T1 156 T2 13 T3 52
auto[1] 3980 1 T3 11 T6 10 T7 30



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T3 12 T14 5 T139 12
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T7 16 T11 13 T136 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T13 15 T53 5 T136 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T3 1 T12 1 T137 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T11 11 T86 1 T40 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T6 11 T149 1 T184 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1597 1 T7 17 T8 31 T49 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T51 1 T52 4 T142 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T137 1 T152 3 T46 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 252 1 T10 26 T137 1 T36 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T139 8 T81 1 T85 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T53 17 T144 1 T37 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T143 14 T81 1 T16 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T13 12 T53 6 T149 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T51 1 T139 14 T141 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 90 1 T13 9 T152 1 T199 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 270 1 T14 1 T47 27 T52 17
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T144 1 T193 1 T27 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 62 1 T234 5 T188 1 T278 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T41 1 T21 2 T297 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17903 1 T1 156 T2 13 T3 39
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T52 8 T17 14 T191 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T3 2 T139 2 T86 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T7 17 T11 12 T136 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T53 4 T136 8 T144 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T3 9 T12 13 T222 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T11 6 T86 6 T40 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T6 2 T149 2 T48 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 926 1 T7 12 T54 19 T149 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 106 1 T52 2 T85 12 T88 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T152 13 T46 12 T56 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T10 14 T151 15 T48 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T139 8 T85 16 T45 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T53 8 T144 14 T216 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T16 2 T17 3 T214 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T53 2 T149 11 T83 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T139 11 T141 3 T153 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T199 2 T205 2 T278 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 246 1 T14 5 T47 16 T52 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T144 6 T214 13 T213 17
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 73 1 T234 3 T278 12 T265 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 19 1 T297 8 T298 11 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 246 1 T47 3 T16 1 T32 4
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 73 1 T52 3 T17 12 T227 9



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 153 1 T52 17 T141 6 T138 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 31 1 T27 1 T41 1 T213 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T299 2 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 54 1 T22 11 T295 21 T296 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T3 12 T14 5 T139 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T7 10 T11 13 T52 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T13 15 T136 7 T81 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T3 1 T7 6 T12 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T11 11 T53 5 T144 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T137 1 T85 1 T184 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1544 1 T7 17 T8 31 T49 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T6 11 T51 1 T52 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T137 1 T36 4 T191 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 303 1 T10 26 T137 1 T85 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T81 1 T41 1 T151 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T37 1 T151 1 T216 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T139 8 T81 1 T85 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T13 12 T53 23 T149 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 256 1 T139 14 T141 9 T143 17
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 99 1 T13 9 T152 1 T199 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T14 1 T47 27 T51 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T144 1 T193 1 T45 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17817 1 T1 156 T2 13 T3 39
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 102 1 T52 12 T141 2 T169 10
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T213 17 T238 8 T300 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T299 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T22 7 T296 4 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T3 2 T139 2 T86 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T7 8 T11 12 T52 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T136 8 T86 11 T32 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T3 9 T7 9 T12 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T11 6 T53 4 T144 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T48 1 T164 7 T199 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 916 1 T7 12 T54 19 T149 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T6 2 T52 2 T149 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T36 18 T152 13 T46 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T10 14 T85 12 T48 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T45 12 T216 11 T21 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T151 15 T216 2 T217 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T139 8 T85 16 T16 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T53 10 T149 11 T144 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T139 11 T141 3 T17 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T199 2 T155 4 T278 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T14 5 T47 16 T17 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T144 6 T214 13 T263 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 137 1 T47 3 T16 1 T32 4



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T3 3 T14 1 T139 3
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T7 19 T11 13 T136 15
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T13 1 T53 5 T136 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T3 10 T12 14 T137 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T11 7 T86 7 T40 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T6 3 T149 3 T184 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1273 1 T7 13 T8 3 T49 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T51 1 T52 3 T142 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T137 1 T152 14 T46 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T10 16 T137 1 T36 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 249 1 T139 9 T81 1 T85 17
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T53 9 T144 15 T37 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T143 1 T81 1 T16 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T13 1 T53 3 T149 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T51 1 T139 12 T141 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T13 1 T152 1 T199 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 301 1 T14 6 T47 22 T52 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T144 7 T193 1 T27 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 82 1 T234 4 T188 1 T278 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T41 1 T21 2 T297 9
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18087 1 T1 156 T2 13 T3 39
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 100 1 T52 4 T17 14 T191 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T3 11 T14 4 T139 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T7 14 T11 12 T136 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T13 14 T53 4 T136 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 95 1 T229 15 T301 2 T266 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T11 10 T40 7 T56 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T6 10 T184 4 T48 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1250 1 T7 16 T8 28 T232 19
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T52 3 T231 18 T242 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 68 1 T152 2 T56 8 T21 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T10 24 T48 3 T164 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T139 7 T162 4 T165 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T53 16 T228 9 T217 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T143 13 T16 2 T191 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T13 11 T53 5 T145 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T139 13 T141 8 T143 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 63 1 T13 8 T234 10 T278 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T47 21 T52 16 T141 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T155 13 T279 4 T280 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 53 1 T234 4 T278 11 T302 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T298 6 T303 3 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 62 1 T150 8 T153 12 T255 15
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T52 7 T17 12 T191 8



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 120 1 T52 13 T141 3 T138 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 39 1 T27 1 T41 1 T213 19
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 4 1 T299 4 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T22 10 T295 1 T296 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 267 1 T3 3 T14 1 T139 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T7 9 T11 13 T52 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T13 1 T136 9 T81 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T3 10 T7 10 T12 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T11 7 T53 5 T144 6
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T137 1 T85 1 T184 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1256 1 T7 13 T8 3 T49 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T6 3 T51 1 T52 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T137 1 T36 22 T191 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T10 16 T137 1 T85 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T81 1 T41 1 T151 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T37 1 T151 16 T216 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T139 9 T81 1 T85 17
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T13 1 T53 12 T149 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 268 1 T139 12 T141 4 T143 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T13 1 T152 1 T199 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 308 1 T14 6 T47 22 T51 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 257 1 T144 7 T193 1 T45 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17954 1 T1 156 T2 13 T3 39
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 135 1 T52 16 T141 5 T169 13
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T279 4 T304 13 T300 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 45 1 T22 8 T295 20 T296 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T3 11 T14 4 T139 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T7 9 T11 12 T52 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T13 14 T136 6 T32 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 92 1 T7 5 T229 15 T301 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T11 10 T53 4 T40 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T184 4 T48 2 T229 17
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1204 1 T7 16 T8 28 T232 19
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T6 10 T52 3 T231 18
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T191 7 T152 2 T56 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T10 24 T48 3 T164 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T21 11 T162 4 T282 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T217 4 T165 8 T279 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T139 7 T16 2 T191 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T13 11 T53 21 T228 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T139 13 T141 8 T143 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 79 1 T13 8 T155 2 T234 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T47 21 T33 15 T17 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T155 13 T280 2 T269 9



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22887 1 T1 156 T2 13 T3 52
auto[1] auto[0] 3980 1 T3 11 T6 10 T7 30

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%