dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26093 1 T1 1 T2 7 T3 20



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22219 1 T1 1 T3 20 T4 16
auto[ADC_CTRL_FILTER_COND_OUT] 3874 1 T2 7 T6 3 T8 16



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20248 1 T3 20 T5 20 T6 135
auto[1] 5845 1 T1 1 T2 7 T4 16



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22090 1 T1 1 T2 7 T3 20
auto[1] 4003 1 T6 1 T9 32 T10 10



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 330 1 T8 13 T46 23 T49 10
values[0] 5 1 T358 5 - - - -
values[1] 672 1 T1 1 T6 3 T9 15
values[2] 714 1 T38 1 T49 12 T60 13
values[3] 762 1 T8 16 T10 20 T48 13
values[4] 2758 1 T4 16 T12 17 T153 3
values[5] 1066 1 T2 7 T9 38 T45 24
values[6] 576 1 T8 5 T11 1 T48 11
values[7] 684 1 T180 22 T266 1 T269 9
values[8] 586 1 T45 22 T147 22 T158 1
values[9] 976 1 T48 12 T142 12 T261 20
minimum 16964 1 T3 20 T5 20 T6 135



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 735 1 T1 1 T9 15 T10 1
values[1] 743 1 T8 16 T10 20 T48 13
values[2] 686 1 T49 7 T148 24 T140 30
values[3] 2875 1 T2 7 T4 16 T9 15
values[4] 953 1 T9 23 T45 24 T60 21
values[5] 631 1 T8 5 T11 1 T48 11
values[6] 648 1 T180 22 T266 1 T152 14
values[7] 617 1 T45 22 T147 22 T158 1
values[8] 999 1 T46 23 T48 12 T49 10
values[9] 102 1 T8 13 T142 4 T150 2
minimum 17104 1 T3 20 T5 20 T6 138



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21950 1 T1 1 T2 1 T3 20
auto[1] 4143 1 T2 6 T4 15 T8 31



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T1 1 T9 5 T10 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T49 12 T141 11 T261 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T48 13 T183 3 T35 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T8 16 T10 10 T61 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T49 7 T155 11 T187 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T148 13 T140 14 T144 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1539 1 T4 16 T9 4 T12 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T2 7 T158 1 T263 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 270 1 T9 12 T60 10 T139 14
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T45 12 T166 9 T158 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T8 5 T48 11 T269 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T11 1 T191 1 T152 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T266 1 T167 17 T282 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T180 12 T152 3 T265 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T45 19 T193 9 T156 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T147 22 T158 1 T148 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 276 1 T49 10 T142 12 T261 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T46 12 T48 12 T154 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 46 1 T8 13 T159 3 T294 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 30 1 T142 4 T150 2 T359 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16899 1 T3 20 T5 20 T6 135
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 44 1 T6 2 T44 5 T88 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T9 10 T11 7 T60 8
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T141 7 T261 6 T146 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T35 13 T305 4 T312 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T10 10 T61 13 T151 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T155 9 T303 7 T305 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T148 11 T140 16 T144 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 921 1 T9 11 T12 15 T60 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T151 13 T144 11 T208 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T9 11 T60 11 T139 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T45 12 T279 1 T296 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T269 8 T143 6 T283 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T152 2 T155 8 T208 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T282 14 T299 7 T237 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T180 10 T152 11 T265 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 53 1 T45 3 T146 13 T187 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T148 7 T263 15 T154 27
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T261 10 T160 1 T35 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T46 11 T154 7 T181 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 7 1 T294 6 T360 1 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 19 1 T306 5 T361 14 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 153 1 T60 1 T74 1 T247 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T6 1 T212 5 T307 2



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 114 1 T8 13 T49 10 T159 3
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 74 1 T46 12 T142 4 T150 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 3 1 T358 3 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T1 1 T9 5 T10 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T6 2 T141 11 T261 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T38 1 T60 5 T35 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T49 12 T61 4 T151 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T48 13 T49 7 T183 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 282 1 T8 16 T10 10 T148 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1501 1 T4 16 T12 2 T153 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T151 15 T167 5 T208 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 292 1 T9 16 T60 10 T139 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 286 1 T2 7 T45 12 T158 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T8 5 T48 11 T143 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T11 1 T166 9 T191 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T266 1 T269 1 T151 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T180 12 T152 3 T208 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T45 19 T146 14 T308 17
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T147 22 T158 1 T148 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T142 12 T261 10 T191 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 300 1 T48 12 T154 1 T143 15
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16856 1 T3 20 T5 20 T6 135
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 74 1 T35 3 T303 21 T362 10
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 68 1 T46 11 T154 7 T181 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T358 2 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T9 10 T11 7 T271 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T6 1 T141 7 T261 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T60 8 T35 13 T312 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T61 13 T151 15 T146 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 80 1 T303 7 T305 15 T246 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T10 10 T148 11 T140 16
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 875 1 T12 15 T60 7 T173 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T151 13 T208 7 T278 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 254 1 T9 22 T60 11 T139 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T45 12 T183 4 T296 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T143 6 T290 3 T169 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 99 1 T152 2 T155 8 T272 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 95 1 T269 8 T282 14 T283 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T180 10 T152 11 T208 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 82 1 T45 3 T146 13 T187 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T148 7 T263 15 T154 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T261 10 T160 1 T273 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T154 11 T143 11 T182 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 108 1 T60 1 T74 1 T247 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T1 1 T9 11 T10 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T49 1 T141 8 T261 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T48 1 T183 1 T35 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T8 1 T10 11 T61 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T49 1 T155 10 T187 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 285 1 T148 12 T140 17 T144 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1235 1 T4 1 T9 12 T12 17
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T2 1 T158 1 T263 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 267 1 T9 12 T60 12 T139 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T45 13 T166 1 T158 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T8 1 T48 1 T269 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T11 1 T191 1 T152 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T266 1 T167 1 T282 15
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T180 11 T152 12 T265 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T45 4 T193 1 T156 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 273 1 T147 2 T158 1 T148 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 295 1 T49 1 T142 1 T261 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 275 1 T46 12 T48 1 T154 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 14 1 T8 1 T159 1 T294 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T142 1 T150 2 T359 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17021 1 T3 20 T5 20 T6 135
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T6 3 T44 5 T88 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T9 4 T60 4 T284 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T49 11 T141 10 T261 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T48 12 T183 2 T311 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T8 15 T10 9 T61 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T49 6 T155 10 T187 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T148 12 T140 13 T144 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1225 1 T4 15 T9 3 T47 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T2 6 T263 2 T151 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T9 11 T60 9 T139 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T45 11 T166 8 T157 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T8 4 T48 10 T151 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T152 4 T155 10 T208 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T167 16 T282 9 T299 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T180 11 T152 2 T265 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T45 18 T193 8 T146 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T147 20 T148 9 T273 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T49 9 T142 11 T261 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T46 11 T48 11 T143 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 39 1 T8 12 T159 2 T294 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T142 3 T306 11 T316 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 31 1 T326 6 T363 6 T358 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 27 1 T325 15 T212 3 T307 6



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 93 1 T8 1 T49 1 T159 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 88 1 T46 12 T142 1 T150 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 3 1 T358 3 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T1 1 T9 11 T10 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T6 3 T141 8 T261 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T38 1 T60 9 T35 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T49 1 T61 14 T151 16
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T48 1 T49 1 T183 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 297 1 T8 1 T10 11 T148 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1186 1 T4 1 T12 17 T153 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T151 14 T167 1 T208 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 303 1 T9 24 T60 12 T139 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 290 1 T2 1 T45 13 T158 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T8 1 T48 1 T143 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T11 1 T166 1 T191 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T266 1 T269 9 T151 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T180 11 T152 12 T208 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T45 4 T146 14 T308 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T147 2 T158 1 T148 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 246 1 T142 1 T261 11 T191 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 305 1 T48 1 T154 12 T143 12
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16964 1 T3 20 T5 20 T6 135
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 95 1 T8 12 T49 9 T159 2
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 54 1 T46 11 T142 3 T156 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T358 2 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T9 4 T284 13 T310 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T141 10 T261 7 T299 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T60 4 T311 2 T312 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T49 11 T61 3 T151 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T48 12 T49 6 T183 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T8 15 T10 9 T148 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1190 1 T4 15 T47 10 T314 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T151 14 T167 4 T208 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 243 1 T9 14 T60 9 T139 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T2 6 T45 11 T263 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T8 4 T48 10 T143 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T166 8 T152 4 T155 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T151 11 T167 16 T282 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T180 11 T152 2 T208 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T45 18 T146 13 T308 16
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T147 20 T148 9 T35 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T142 11 T261 9 T193 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T48 11 T143 14 T182 12



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 21950 1 T1 1 T2 1 T3 20
auto[1] auto[0] 4143 1 T2 6 T4 15 T8 31

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%