dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 27240 1 T1 29 T2 176 T3 172



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 21219 1 T2 176 T3 164 T6 180
auto[ADC_CTRL_FILTER_COND_OUT] 6021 1 T1 29 T3 8 T5 1



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21094 1 T2 176 T3 164 T5 1
auto[1] 6146 1 T1 29 T3 8 T8 14



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23088 1 T1 3 T2 176 T3 167
auto[1] 4152 1 T1 26 T3 5 T9 19



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 35 1 T288 1 T66 2 T289 19
values[0] 45 1 T12 11 T144 14 T290 19
values[1] 579 1 T13 1 T88 16 T140 1
values[2] 891 1 T13 1 T33 23 T48 23
values[3] 609 1 T12 8 T39 30 T40 9
values[4] 607 1 T3 8 T12 14 T48 25
values[5] 587 1 T5 1 T46 17 T15 11
values[6] 643 1 T13 1 T88 14 T47 16
values[7] 732 1 T10 21 T140 1 T31 8
values[8] 884 1 T10 11 T40 15 T134 11
values[9] 3601 1 T1 29 T8 14 T9 21
minimum 18027 1 T2 176 T3 164 T6 180



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 856 1 T12 11 T13 1 T88 16
values[1] 3030 1 T1 29 T8 14 T9 21
values[2] 814 1 T3 8 T12 8 T13 1
values[3] 607 1 T5 1 T12 14 T40 9
values[4] 592 1 T15 11 T153 18 T161 12
values[5] 641 1 T13 1 T88 14 T47 16
values[6] 751 1 T10 21 T140 1 T162 17
values[7] 866 1 T10 11 T39 10 T40 43
values[8] 830 1 T142 22 T135 1 T163 1
values[9] 221 1 T88 10 T47 11 T138 15
minimum 18032 1 T2 176 T3 164 T6 180



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23126 1 T1 29 T2 176 T3 172
auto[1] 4114 1 T8 13 T39 21 T40 23



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T12 1 T13 1 T28 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T88 1 T140 1 T31 16
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T154 1 T37 4 T147 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1620 1 T1 3 T8 14 T9 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T48 14 T137 1 T87 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T3 3 T12 1 T13 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T12 1 T28 1 T134 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T5 1 T40 5 T46 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T161 1 T137 1 T42 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T15 7 T153 9 T136 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T88 1 T47 16 T134 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T13 1 T31 8 T163 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T10 2 T140 1 T144 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T162 17 T155 1 T156 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T39 10 T40 13 T134 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 256 1 T10 1 T40 8 T141 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 277 1 T142 22 T163 1 T138 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T135 1 T41 2 T42 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 37 1 T47 11 T139 6 T256 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 69 1 T88 1 T138 1 T83 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17894 1 T2 176 T3 164 T6 180
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 4 1 T291 4 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T12 10 T28 9 T48 4
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T88 15 T153 6 T143 16
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T223 10 T263 2 T225 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1100 1 T1 26 T9 19 T26 23
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T48 9 T87 9 T22 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T3 5 T12 7 T39 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T12 13 T134 7 T161 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T40 4 T46 14 T48 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 90 1 T161 11 T42 3 T170 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T15 4 T153 9 T136 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T88 13 T134 7 T213 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T138 3 T175 10 T276 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T10 19 T144 14 T155 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T155 10 T149 9 T226 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T40 15 T134 10 T229 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T10 10 T40 7 T143 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T138 5 T169 16 T56 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T41 1 T42 1 T155 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 32 1 T97 5 T292 11 T293 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 83 1 T88 9 T138 14 T221 15
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 133 1 T15 1 T32 1 T37 4
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T291 1 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 21 1 T288 1 T66 2 T289 5
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 3 1 T12 1 T144 1 T294 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T290 11 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T13 1 T28 1 T48 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T88 1 T140 1 T31 16
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T48 14 T141 1 T37 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 287 1 T13 1 T33 13 T49 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T154 1 T228 21 T295 17
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T12 1 T39 14 T40 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T12 1 T161 1 T137 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T3 3 T48 13 T211 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T28 1 T134 1 T161 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T5 1 T46 3 T15 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T88 1 T47 16 T213 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T13 1 T153 9 T162 17
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T10 2 T140 1 T134 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T31 8 T163 1 T218 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T134 1 T142 22 T163 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 303 1 T10 1 T40 8 T143 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 356 1 T39 10 T40 13 T47 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1781 1 T1 3 T8 14 T9 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17894 1 T2 176 T3 164 T6 180
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 14 1 T289 14 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 23 1 T12 10 T144 13 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T290 8 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T28 9 T48 4 T136 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T88 15 T143 16 T37 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T48 9 T194 7 T223 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T33 10 T213 14 T153 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 80 1 T95 6 T257 3 T107 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T12 7 T39 16 T40 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T12 13 T161 8 T144 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T3 5 T48 12 T211 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 96 1 T134 7 T161 11 T42 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T46 14 T15 4 T197 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T88 13 T213 6 T56 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T153 9 T138 3 T133 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T10 19 T134 7 T144 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T155 10 T149 9 T226 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T134 10 T155 7 T229 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T10 10 T40 7 T143 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 233 1 T40 15 T138 5 T169 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1231 1 T1 26 T9 19 T88 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 133 1 T15 1 T32 1 T37 4



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 281 1 T12 11 T13 1 T28 10
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T88 16 T140 1 T31 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T154 1 T37 3 T147 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1442 1 T1 29 T8 1 T9 21
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T48 10 T137 1 T87 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 289 1 T3 8 T12 8 T13 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T12 14 T28 1 T134 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T5 1 T40 5 T46 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T161 12 T137 1 T42 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T15 7 T153 10 T136 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T88 14 T47 1 T134 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T13 1 T31 1 T163 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T10 21 T140 1 T144 15
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T162 1 T155 11 T156 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 240 1 T39 1 T40 16 T134 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T10 11 T40 8 T141 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T142 1 T163 1 T138 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T135 1 T41 2 T42 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 44 1 T47 1 T139 1 T256 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 95 1 T88 10 T138 15 T83 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18027 1 T2 176 T3 164 T6 180
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 4 1 T291 4 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T48 4 T151 9 T186 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T31 15 T153 10 T41 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T37 1 T223 9 T225 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1278 1 T8 13 T33 12 T49 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T48 13 T87 10 T228 20
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T39 12 T46 2 T211 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 103 1 T82 6 T215 6 T248 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T40 4 T46 2 T48 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T42 2 T228 7 T221 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T15 4 T153 8 T133 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T47 15 T56 11 T82 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T31 7 T138 3 T148 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T139 9 T149 2 T45 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T162 16 T149 7 T226 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T39 9 T40 12 T142 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T40 7 T83 3 T228 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T142 21 T138 12 T169 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T41 1 T83 12 T175 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 25 1 T47 10 T139 5 T292 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 57 1 T221 12 T296 1 T297 17
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T291 1 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 19 1 T288 1 T66 2 T289 15
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 26 1 T12 11 T144 14 T294 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T290 9 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T13 1 T28 10 T48 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T88 16 T140 1 T31 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T48 10 T141 1 T37 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T13 1 T33 11 T49 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T154 1 T228 1 T295 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 263 1 T12 8 T39 18 T40 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T12 14 T161 9 T137 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T3 8 T48 13 T211 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T28 1 T134 8 T161 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T5 1 T46 15 T15 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T88 14 T47 1 T213 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T13 1 T153 10 T162 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 267 1 T10 21 T140 1 T134 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T31 1 T163 1 T218 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T134 11 T142 1 T163 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 284 1 T10 11 T40 8 T143 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 299 1 T39 1 T40 16 T47 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1613 1 T1 29 T8 1 T9 21
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18027 1 T2 176 T3 164 T6 180
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 16 1 T289 4 T298 12 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T290 10 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T48 4 T151 9 T186 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T31 15 T41 5 T292 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T48 13 T37 1 T223 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T33 12 T49 12 T153 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T228 20 T295 16 T257 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T39 12 T40 4 T46 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T82 6 T87 10 T150 16
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 101 1 T48 12 T211 9 T149 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T42 2 T228 7 T248 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T46 2 T15 4 T197 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T47 15 T56 11 T82 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T153 8 T162 16 T138 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T17 4 T45 2 T185 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T31 7 T149 7 T226 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T142 21 T139 9 T229 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 252 1 T40 7 T83 3 T228 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 290 1 T39 9 T40 12 T47 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1399 1 T8 13 T241 9 T242 10



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 23126 1 T1 29 T2 176 T3 172
auto[1] auto[0] 4114 1 T8 13 T39 21 T40 23

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%