dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26088 1 T1 3 T2 165 T3 47



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22533 1 T1 2 T2 165 T3 47
auto[ADC_CTRL_FILTER_COND_OUT] 3555 1 T1 1 T9 41 T10 34



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20227 1 T1 2 T2 165 T3 22
auto[1] 5861 1 T1 1 T3 25 T6 3



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22120 1 T1 3 T2 165 T3 22
auto[1] 3968 1 T3 25 T9 15 T12 6



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 67 1 T43 1 T289 13 T227 1
values[0] 6 1 T257 2 T159 1 T286 3
values[1] 797 1 T10 14 T44 13 T39 1
values[2] 626 1 T40 3 T15 2 T27 10
values[3] 710 1 T3 45 T48 23 T39 11
values[4] 2931 1 T1 1 T6 3 T8 36
values[5] 698 1 T10 20 T140 5 T15 8
values[6] 807 1 T9 23 T12 14 T46 21
values[7] 734 1 T9 18 T38 1 T46 10
values[8] 715 1 T1 2 T9 5 T40 3
values[9] 1048 1 T3 2 T38 5 T137 12
minimum 16949 1 T2 165 T4 20 T5 103



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 967 1 T10 14 T44 13 T39 1
values[1] 558 1 T3 45 T40 3 T15 2
values[2] 669 1 T48 23 T39 11 T26 21
values[3] 3087 1 T1 1 T6 3 T8 36
values[4] 641 1 T10 20 T48 10 T140 5
values[5] 897 1 T9 41 T12 14 T46 31
values[6] 677 1 T1 2 T38 1 T137 3
values[7] 646 1 T9 5 T38 5 T137 12
values[8] 746 1 T3 2 T43 1 T32 7
values[9] 229 1 T61 1 T145 1 T146 1
minimum 16971 1 T2 165 T4 20 T5 103



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21854 1 T1 3 T2 165 T3 28
auto[1] 4234 1 T3 19 T8 33 T9 28



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 258 1 T44 13 T29 3 T16 4
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 301 1 T10 14 T39 1 T137 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T3 21 T27 1 T31 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T40 2 T15 1 T31 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T39 8 T26 14 T228 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T48 13 T143 2 T147 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1595 1 T1 1 T6 3 T8 36
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T40 7 T26 9 T149 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T140 1 T230 10 T152 14
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T10 20 T48 8 T15 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T46 17 T141 1 T151 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 265 1 T9 28 T12 8 T61 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T1 1 T38 1 T140 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T1 1 T137 1 T228 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T9 3 T38 2 T40 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T137 1 T167 10 T187 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T3 1 T43 1 T32 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T230 13 T143 1 T202 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 83 1 T61 1 T145 1 T146 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 51 1 T188 1 T100 1 T296 11
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16824 1 T2 165 T4 20 T5 103
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T297 13 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T16 1 T42 7 T155 14
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T15 10 T155 16 T242 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T3 24 T27 9 T42 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 73 1 T40 1 T15 1 T154 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T39 3 T26 7 T182 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T48 10 T143 17 T147 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1013 1 T39 1 T50 11 T15 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T40 5 T26 11 T149 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T140 4 T230 7 T248 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T48 2 T15 2 T16 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T46 14 T151 4 T17 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T9 13 T12 6 T61 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 84 1 T140 11 T147 12 T142 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T137 2 T201 8 T193 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T9 2 T38 3 T40 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T137 11 T187 6 T255 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T3 1 T144 5 T193 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T230 14 T143 11 T202 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T176 2 T262 14 T298 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 57 1 T100 13 T299 10 T300 7
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 125 1 T40 1 T15 2 T32 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T297 9 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 18 1 T43 1 T301 17 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 24 1 T289 13 T227 1 T302 10
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 4 1 T257 1 T159 1 T286 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T44 13 T29 3 T31 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 252 1 T10 14 T39 1 T137 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T27 1 T41 1 T228 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T40 2 T15 1 T31 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 278 1 T3 21 T39 8 T26 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T48 13 T229 1 T167 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1534 1 T1 1 T6 3 T8 36
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T40 7 T26 9 T149 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T140 1 T230 10 T151 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T10 20 T15 6 T16 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T46 11 T17 3 T166 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T9 13 T12 8 T48 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T38 1 T46 6 T140 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T9 15 T137 1 T61 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T1 1 T9 3 T40 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T1 1 T228 1 T167 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 246 1 T3 1 T38 2 T61 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 284 1 T137 1 T230 13 T143 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16824 1 T2 165 T4 20 T5 103
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 12 1 T301 12 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T302 13 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T257 1 T286 1 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T16 1 T42 7 T155 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T15 10 T154 13 T242 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T27 9 T182 8 T185 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T40 1 T15 1 T143 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T3 24 T39 3 T26 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 63 1 T48 10 T147 12 T303 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 966 1 T39 1 T50 11 T15 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T40 5 T26 11 T149 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T140 4 T230 7 T151 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T15 2 T16 1 T232 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T46 10 T17 1 T182 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T9 10 T12 6 T48 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 82 1 T46 4 T140 11 T151 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T9 3 T137 2 T61 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T9 2 T40 1 T149 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T193 6 T248 20 T244 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 221 1 T3 1 T38 3 T144 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 297 1 T137 11 T230 14 T143 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 125 1 T40 1 T15 2 T32 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 256 1 T44 1 T29 1 T16 3
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T10 1 T39 1 T137 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T3 26 T27 10 T31 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T40 3 T15 2 T31 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T39 7 T26 8 T228 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T48 11 T143 19 T147 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1338 1 T1 1 T6 3 T8 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 287 1 T40 9 T26 12 T149 14
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T140 5 T230 8 T152 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T10 1 T48 3 T15 7
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T46 16 T141 1 T151 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T9 15 T12 7 T61 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T1 1 T38 1 T140 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T1 1 T137 3 T228 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T9 3 T38 5 T40 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T137 12 T167 1 T187 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T3 2 T43 1 T32 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T230 15 T143 12 T202 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 54 1 T61 1 T145 1 T146 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 69 1 T188 1 T100 14 T296 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16949 1 T2 165 T4 20 T5 103
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T297 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T44 12 T29 2 T16 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T10 13 T15 6 T29 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T3 19 T167 11 T148 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 97 1 T167 7 T154 14 T289 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T39 4 T26 13 T155 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T48 12 T147 14 T246 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1270 1 T8 33 T28 12 T272 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T40 3 T26 8 T158 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T230 9 T152 13 T166 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T10 19 T48 7 T15 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T46 15 T151 13 T17 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T9 26 T12 7 T40 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T147 9 T269 7 T240 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T193 7 T158 10 T241 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T9 2 T40 1 T142 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T167 9 T187 8 T241 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 97 1 T32 2 T157 11 T193 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T230 12 T147 11 T187 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 67 1 T176 5 T262 22 T298 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 39 1 T296 10 T299 9 T300 6
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T297 10 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 14 1 T43 1 T301 13 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T289 1 T227 1 T302 14
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 5 1 T257 2 T159 1 T286 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T44 1 T29 1 T31 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T10 1 T39 1 T137 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T27 10 T41 1 T228 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T40 3 T15 2 T31 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 266 1 T3 26 T39 7 T26 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 94 1 T48 11 T229 1 T167 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1287 1 T1 1 T6 3 T8 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 260 1 T40 9 T26 12 T149 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T140 5 T230 8 T151 15
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T10 1 T15 7 T16 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 279 1 T46 11 T17 3 T166 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T9 11 T12 7 T48 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T38 1 T46 5 T140 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T9 4 T137 3 T61 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T1 1 T9 3 T40 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T1 1 T228 1 T167 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 289 1 T3 2 T38 5 T61 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 361 1 T137 12 T230 15 T143 12
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16949 1 T2 165 T4 20 T5 103
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 16 1 T301 16 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 21 1 T289 12 T302 9 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T286 1 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T44 12 T29 2 T16 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T10 13 T15 6 T29 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T148 2 T239 5 T243 18
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T155 12 T289 13 T304 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T3 19 T39 4 T26 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T48 12 T167 7 T147 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1213 1 T8 33 T28 12 T272 16
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T40 3 T26 8 T158 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T230 9 T151 12 T152 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T10 19 T15 1 T16 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T46 10 T17 1 T166 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T9 12 T12 7 T48 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T46 5 T151 13 T147 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T9 14 T156 6 T158 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T9 2 T40 1 T187 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T167 9 T193 7 T248 31
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T32 2 T157 11 T142 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T230 12 T147 11 T187 12



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 21854 1 T1 3 T2 165 T3 28
auto[1] auto[0] 4234 1 T3 19 T8 33 T9 28

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%