dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26593 1 T1 11 T2 27 T3 125



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 20823 1 T1 11 T2 27 T3 110
auto[ADC_CTRL_FILTER_COND_OUT] 5770 1 T3 15 T5 1 T7 1



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20186 1 T1 11 T3 122 T4 20
auto[1] 6407 1 T2 27 T3 3 T5 1



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22300 1 T1 11 T2 14 T3 119
auto[1] 4293 1 T2 13 T3 6 T12 28



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 12 1 T220 12 - - - -
values[0] 31 1 T13 5 T276 1 T253 1
values[1] 587 1 T6 1 T124 1 T34 1
values[2] 661 1 T3 15 T5 1 T33 18
values[3] 857 1 T5 1 T36 33 T73 11
values[4] 776 1 T3 3 T12 3 T33 33
values[5] 683 1 T2 27 T124 1 T125 1
values[6] 731 1 T73 1 T161 4 T121 12
values[7] 693 1 T10 14 T12 14 T35 36
values[8] 801 1 T123 1 T25 5 T117 12
values[9] 3682 1 T3 1 T7 1 T8 16
minimum 17079 1 T1 11 T3 106 T4 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 756 1 T3 15 T5 1 T6 1
values[1] 2951 1 T8 16 T9 13 T11 2
values[2] 878 1 T3 3 T5 1 T36 33
values[3] 722 1 T12 3 T33 33 T135 10
values[4] 725 1 T124 1 T125 1 T123 1
values[5] 743 1 T2 27 T10 14 T35 36
values[6] 654 1 T12 14 T72 1 T117 12
values[7] 736 1 T73 14 T123 1 T25 5
values[8] 1018 1 T3 1 T7 1 T12 14
values[9] 313 1 T127 16 T120 8 T114 13
minimum 17097 1 T1 11 T3 106 T4 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22357 1 T1 11 T2 14 T3 118
auto[1] 4236 1 T2 13 T3 7 T8 15



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T5 1 T6 1 T36 13
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T3 10 T34 1 T123 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T33 10 T29 2 T160 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1591 1 T8 16 T9 13 T11 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 305 1 T3 2 T74 10 T13 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T5 1 T36 21 T73 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T12 1 T33 7 T135 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T33 14 T27 4 T249 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T124 1 T125 1 T123 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T118 1 T198 12 T23 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T2 14 T35 1 T73 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T10 14 T35 15 T13 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T72 1 T117 1 T118 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T12 1 T170 11 T30 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T73 1 T123 1 T25 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T28 5 T138 1 T129 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 276 1 T3 1 T74 10 T161 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 325 1 T7 1 T12 1 T125 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 86 1 T127 6 T120 1 T30 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 60 1 T114 9 T171 1 T277 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16945 1 T1 11 T3 106 T4 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 5 1 T124 1 T131 1 T255 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T36 7 T117 10 T126 4
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T3 5 T13 1 T135 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T33 8 T160 11 T214 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1017 1 T36 10 T37 12 T177 23
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T3 1 T13 1 T136 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T36 12 T73 10 T221 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 221 1 T12 2 T135 9 T126 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 91 1 T33 12 T249 1 T278 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T114 18 T121 11 T30 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T198 9 T23 1 T201 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T2 13 T35 10 T161 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T35 10 T13 2 T135 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T117 11 T120 11 T138 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T12 13 T30 5 T130 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T73 13 T25 1 T136 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T28 3 T138 9 T199 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T161 6 T127 2 T30 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T12 13 T34 9 T127 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 89 1 T127 10 T120 7 T258 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 78 1 T114 4 T171 5 T277 13
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 134 1 T13 2 T27 7 T114 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T255 13 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T220 10 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 13 1 T276 1 T279 12 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 5 1 T13 4 T253 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T6 1 T117 1 T126 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T124 1 T34 1 T135 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T5 1 T33 10 T36 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T3 10 T36 11 T37 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 290 1 T13 2 T135 1 T136 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T5 1 T36 21 T73 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 255 1 T3 2 T12 1 T33 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T33 14 T27 4 T221 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T2 14 T124 1 T125 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T118 1 T23 1 T254 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 240 1 T73 1 T161 1 T121 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T154 5 T159 1 T198 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T35 1 T72 1 T120 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T10 14 T12 1 T35 15
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T123 1 T25 4 T117 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T170 11 T28 5 T138 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 386 1 T3 1 T73 1 T74 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1787 1 T7 1 T8 16 T9 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16945 1 T1 11 T3 106 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T220 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T279 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T13 1 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T117 10 T126 4 T121 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T135 3 T30 1 T200 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T33 8 T36 7 T119 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T3 5 T36 10 T37 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T13 1 T135 9 T136 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T36 12 T73 10 T221 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T3 1 T12 2 T126 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T33 12 T221 1 T208 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T2 13 T114 18 T30 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T23 1 T201 5 T172 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T161 3 T121 11 T139 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T154 2 T198 9 T219 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T35 10 T120 11 T138 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T12 13 T35 10 T13 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T25 1 T117 11 T136 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T28 3 T138 9 T130 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 295 1 T73 13 T161 6 T127 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1214 1 T12 13 T34 9 T177 23
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 134 1 T13 2 T27 7 T114 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T5 1 T6 1 T36 8
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T3 8 T34 1 T123 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T33 9 T29 2 T160 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1341 1 T8 1 T9 1 T11 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 268 1 T3 3 T74 1 T13 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T5 1 T36 13 T73 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 261 1 T12 3 T33 1 T135 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T33 13 T27 2 T249 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T124 1 T125 1 T123 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T118 1 T198 10 T23 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 262 1 T2 14 T35 11 T73 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T10 1 T35 11 T13 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T72 1 T117 12 T118 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T12 14 T170 1 T30 6
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T73 14 T123 1 T25 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T28 5 T138 10 T129 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T3 1 T74 1 T161 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 299 1 T7 1 T12 14 T125 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 103 1 T127 11 T120 8 T30 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T114 5 T171 6 T277 14
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17079 1 T1 11 T3 106 T4 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T124 1 T131 1 T255 14
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T36 12 T170 14 T212 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T3 7 T13 3 T170 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T33 9 T160 10 T229 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1267 1 T8 15 T9 12 T36 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 241 1 T74 9 T13 1 T136 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T36 20 T208 19 T262 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T33 6 T119 4 T128 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T33 13 T27 2 T176 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T114 12 T199 12 T280 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T198 11 T201 18 T261 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T2 13 T139 9 T14 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T10 13 T35 14 T13 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T118 11 T203 14 T237 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T170 10 T219 9 T217 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T25 1 T136 2 T143 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T28 3 T199 11 T238 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T74 9 T26 1 T127 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 270 1 T34 8 T160 9 T23 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 72 1 T127 5 T258 5 T195 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T114 8 T257 9 T281 11



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 3 1 T220 3 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 14 1 T276 1 T279 13 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 3 1 T13 2 T253 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T6 1 T117 11 T126 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T124 1 T34 1 T135 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T5 1 T33 9 T36 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T3 8 T36 11 T37 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 281 1 T13 2 T135 10 T136 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T5 1 T36 13 T73 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T3 3 T12 3 T33 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T33 13 T27 2 T221 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 258 1 T2 14 T124 1 T125 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T118 1 T23 2 T254 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T73 1 T161 4 T121 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T154 3 T159 1 T198 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T35 11 T72 1 T120 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T10 1 T12 14 T35 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T123 1 T25 4 T117 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 256 1 T170 1 T28 5 T138 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 371 1 T3 1 T73 14 T74 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1578 1 T7 1 T8 1 T9 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17079 1 T1 11 T3 106 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T220 9 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 11 1 T279 11 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 3 1 T13 3 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T170 14 T212 2 T229 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T170 11 T30 2 T222 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T33 9 T36 12 T119 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T3 7 T36 10 T37 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T13 1 T136 9 T26 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T36 20 T221 5 T208 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T33 6 T74 9 T29 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T33 13 T27 2 T208 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T2 13 T119 4 T114 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T201 6 T261 14 T175 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T139 9 T225 3 T280 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 92 1 T154 4 T198 11 T219 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 90 1 T203 14 T198 14 T217 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T10 13 T35 14 T13 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T25 1 T136 2 T118 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T170 10 T28 3 T199 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 310 1 T74 9 T26 1 T127 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1423 1 T8 15 T9 12 T34 8



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22357 1 T1 11 T2 14 T3 118
auto[1] auto[0] 4236 1 T2 13 T3 7 T8 15

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%