dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26593 1 T1 11 T2 27 T3 125



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22828 1 T1 11 T2 27 T3 121
auto[ADC_CTRL_FILTER_COND_OUT] 3765 1 T3 4 T5 1 T7 1



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20385 1 T1 11 T3 110 T4 20
auto[1] 6208 1 T2 27 T3 15 T5 1



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22300 1 T1 11 T2 14 T3 119
auto[1] 4293 1 T2 13 T3 6 T12 28



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 30 1 T35 11 T282 1 T283 1
values[0] 67 1 T135 13 T119 5 T28 8
values[1] 727 1 T12 14 T33 7 T35 25
values[2] 553 1 T2 27 T5 1 T7 1
values[3] 986 1 T124 1 T34 18 T161 4
values[4] 3021 1 T8 16 T9 13 T11 2
values[5] 625 1 T5 1 T37 25 T13 9
values[6] 757 1 T3 16 T12 3 T124 1
values[7] 690 1 T10 14 T127 6 T114 13
values[8] 746 1 T3 3 T33 26 T125 1
values[9] 1312 1 T6 1 T33 18 T36 33
minimum 17079 1 T1 11 T3 106 T4 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 870 1 T2 27 T12 14 T33 7
values[1] 619 1 T5 1 T7 1 T12 14
values[2] 996 1 T34 18 T161 4 T118 12
values[3] 3028 1 T8 16 T9 13 T11 2
values[4] 630 1 T5 1 T37 25 T13 9
values[5] 736 1 T3 16 T10 14 T12 3
values[6] 650 1 T73 11 T143 18 T127 6
values[7] 766 1 T3 3 T33 44 T125 1
values[8] 1084 1 T6 1 T73 14 T74 10
values[9] 100 1 T35 11 T123 1 T127 16
minimum 17114 1 T1 11 T3 106 T4 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22357 1 T1 11 T2 14 T3 118
auto[1] 4236 1 T2 13 T3 7 T8 15



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T2 14 T33 7 T123 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 285 1 T12 1 T72 1 T161 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T13 4 T136 10 T137 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T5 1 T7 1 T12 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 328 1 T161 1 T26 7 T114 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 266 1 T34 9 T118 12 T27 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1607 1 T8 16 T9 13 T11 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T125 1 T119 11 T203 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T5 1 T120 1 T30 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T37 13 T13 7 T135 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T3 10 T12 1 T124 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T3 1 T10 14 T170 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T73 1 T143 14 T127 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T122 3 T159 2 T129 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T33 10 T73 1 T74 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 263 1 T3 2 T33 14 T125 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 288 1 T6 1 T73 1 T74 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 305 1 T25 4 T126 1 T26 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T123 1 T127 6 T245 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T35 1 T146 1 T256 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16957 1 T1 11 T3 106 T4 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T2 13 T135 15 T28 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T12 13 T161 6 T221 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T13 1 T136 9 T138 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T12 13 T35 10 T117 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T161 3 T26 2 T114 18
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T34 9 T200 9 T140 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1067 1 T177 23 T202 11 T94 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T119 10 T203 11 T139 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 98 1 T120 2 T30 1 T139 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T37 12 T13 2 T135 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T3 5 T12 2 T36 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T114 4 T140 10 T23 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T73 10 T143 4 T127 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T208 12 T269 7 T172 16
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T33 8 T14 3 T145 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T3 1 T33 12 T36 19
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T73 13 T13 1 T29 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 284 1 T25 1 T126 4 T27 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 20 1 T127 10 T284 3 T279 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T35 10 T256 2 T281 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 157 1 T13 2 T27 7 T114 1



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 14 1 T282 1 T283 1 T285 12
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T35 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 8 1 T135 1 T28 5 T138 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T119 5 T30 13 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T33 7 T121 1 T225 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 260 1 T12 1 T35 15 T72 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T2 14 T123 1 T13 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T5 1 T7 1 T12 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 324 1 T161 1 T114 13 T137 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T124 1 T34 9 T117 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1640 1 T8 16 T9 13 T11 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T125 1 T119 11 T203 15
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T5 1 T120 1 T139 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T37 13 T13 7 T135 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T3 10 T12 1 T124 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T3 1 T118 8 T170 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T127 1 T212 3 T121 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T10 14 T114 9 T159 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T73 2 T123 1 T13 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T3 2 T33 14 T125 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 329 1 T6 1 T33 10 T73 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 374 1 T36 21 T25 4 T136 3
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16945 1 T1 11 T3 106 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 5 1 T285 5 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T35 10 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 33 1 T135 12 T28 3 T138 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T30 8 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T121 7 T215 10 T149 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T12 13 T35 10 T161 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T2 13 T13 1 T135 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T12 13 T219 3 T280 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T161 3 T114 18 T130 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T34 9 T117 10 T127 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1086 1 T177 23 T202 11 T26 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T119 10 T203 11 T139 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T120 2 T139 8 T201 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T37 12 T13 2 T135 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T3 5 T12 2 T36 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T14 21 T218 12 T140 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T127 5 T121 21 T138 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T114 4 T269 7 T216 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T73 10 T13 1 T14 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T3 1 T33 12 T36 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 264 1 T33 8 T73 13 T127 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 345 1 T36 12 T25 1 T136 7
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 134 1 T13 2 T27 7 T114 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T2 14 T33 1 T123 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T12 14 T72 1 T161 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T13 2 T136 10 T137 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T5 1 T7 1 T12 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 294 1 T161 4 T26 5 T114 19
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T34 10 T118 1 T27 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1406 1 T8 1 T9 1 T11 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T125 1 T119 11 T203 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T5 1 T120 3 T30 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T37 13 T13 5 T135 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T3 8 T12 3 T124 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T3 1 T10 1 T170 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T73 11 T143 5 T127 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T122 1 T159 2 T129 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T33 9 T73 1 T74 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T3 3 T33 13 T125 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 271 1 T6 1 T73 14 T74 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 347 1 T25 4 T126 5 T26 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 28 1 T123 1 T127 11 T245 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 45 1 T35 11 T146 1 T256 3
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17104 1 T1 11 T3 106 T4 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T2 13 T33 6 T28 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T119 4 T30 9 T222 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T13 3 T136 9 T199 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T35 14 T127 7 T225 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 276 1 T26 4 T114 12 T130 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T34 8 T118 11 T27 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1268 1 T8 15 T9 12 T75 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T119 10 T203 14 T139 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T30 2 T139 10 T198 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T37 12 T13 4 T118 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T3 7 T36 10 T212 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T10 13 T170 10 T114 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 97 1 T143 13 T128 12 T198 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T122 2 T208 8 T229 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T33 9 T74 9 T145 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T33 13 T36 32 T136 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T74 9 T13 1 T170 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T25 1 T26 1 T27 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 8 1 T127 5 T286 2 T279 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 19 1 T281 11 T287 8 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 10 1 T274 10 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 8 1 T282 1 T283 1 T285 6
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T35 11 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T135 13 T28 5 T138 10
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T119 1 T30 12 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T33 1 T121 8 T225 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T12 14 T35 11 T72 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T2 14 T123 1 T13 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T5 1 T7 1 T12 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 285 1 T161 4 T114 19 T137 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T124 1 T34 10 T117 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1431 1 T8 1 T9 1 T11 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T125 1 T119 11 T203 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T5 1 T120 3 T139 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T37 13 T13 5 T135 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T3 8 T12 3 T124 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T3 1 T118 1 T170 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T127 6 T212 1 T121 23
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T10 1 T114 5 T159 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T73 12 T123 1 T13 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T3 3 T33 13 T125 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 342 1 T6 1 T33 9 T73 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 426 1 T36 13 T25 4 T136 8
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17079 1 T1 11 T3 106 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 11 1 T285 11 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 3 1 T28 3 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T119 4 T30 9 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 85 1 T33 6 T225 3 T149 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T35 14 T222 15 T201 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T2 13 T13 3 T136 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T225 12 T219 7 T280 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 273 1 T114 12 T199 11 T145 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T34 8 T118 11 T27 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1295 1 T8 15 T9 12 T75 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T119 10 T203 14 T139 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T139 10 T201 6 T195 24
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T37 12 T13 4 T219 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T3 7 T36 10 T143 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T118 7 T170 10 T14 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 88 1 T212 2 T128 12 T147 19
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T10 13 T114 8 T229 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T13 1 T198 11 T145 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T33 13 T36 12 T122 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 251 1 T33 9 T74 18 T170 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 293 1 T36 20 T25 1 T136 2



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22357 1 T1 11 T2 14 T3 118
auto[1] auto[0] 4236 1 T2 13 T3 7 T8 15

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%