dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26488 1 T1 71 T2 27 T3 13



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23082 1 T1 71 T2 27 T3 13
auto[ADC_CTRL_FILTER_COND_OUT] 3406 1 T6 1 T8 1 T9 12



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20148 1 T1 62 T3 13 T4 24
auto[1] 6340 1 T1 9 T2 27 T5 3



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22243 1 T1 61 T2 3 T3 2
auto[1] 4245 1 T1 10 T2 24 T3 11



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 26 1 T277 1 T278 25 - -
values[0] 80 1 T6 1 T33 6 T279 6
values[1] 688 1 T9 6 T81 11 T35 32
values[2] 516 1 T30 3 T36 3 T128 24
values[3] 614 1 T168 1 T125 13 T165 15
values[4] 566 1 T8 1 T81 8 T168 1
values[5] 2799 1 T1 4 T2 27 T3 1
values[6] 613 1 T37 9 T127 1 T137 1
values[7] 934 1 T3 12 T4 14 T9 12
values[8] 828 1 T7 1 T8 13 T29 12
values[9] 1691 1 T1 9 T4 10 T7 2
minimum 17133 1 T1 58 T8 31 T9 95



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 926 1 T6 1 T9 6 T81 11
values[1] 513 1 T36 3 T128 24 T129 21
values[2] 572 1 T168 2 T125 13 T225 9
values[3] 2945 1 T2 27 T5 3 T8 1
values[4] 453 1 T1 4 T3 1 T127 2
values[5] 759 1 T37 9 T137 1 T142 10
values[6] 749 1 T3 12 T4 14 T9 12
values[7] 903 1 T7 3 T8 13 T29 12
values[8] 1266 1 T4 10 T12 5 T165 29
values[9] 269 1 T1 9 T125 11 T234 14
minimum 17133 1 T1 58 T8 31 T9 95



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22297 1 T1 68 T2 27 T3 13
auto[1] 4191 1 T1 3 T9 5 T29 11



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 275 1 T9 3 T81 1 T35 15
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T6 1 T12 1 T125 17
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T129 11 T24 12 T170 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T36 3 T128 24 T25 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T168 1 T130 3 T142 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T168 1 T125 13 T225 9
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1693 1 T2 3 T5 3 T11 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T8 1 T81 2 T30 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T1 4 T3 1 T127 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T127 1 T141 11 T231 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T37 9 T142 5 T143 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T137 1 T32 17 T229 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T3 1 T4 1 T27 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T9 9 T231 11 T155 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 264 1 T7 3 T8 1 T29 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T27 2 T144 1 T147 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 283 1 T4 1 T154 12 T131 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 378 1 T12 3 T165 15 T140 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 85 1 T1 4 T125 11 T234 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 45 1 T245 12 T280 6 T158 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16992 1 T1 53 T8 31 T9 94
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T9 3 T81 10 T35 17
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T145 7 T33 2 T232 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T129 10 T24 12 T170 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T132 8 T232 10 T176 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T142 8 T281 11 T196 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T165 8 T132 18 T33 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 987 1 T2 24 T11 31 T233 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T81 6 T228 14 T232 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T144 9 T268 2 T172 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T141 12 T231 5 T13 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T142 5 T139 8 T144 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T32 14 T15 8 T282 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T3 11 T4 13 T27 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T9 3 T231 2 T155 16
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T8 12 T12 8 T138 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T27 1 T144 8 T147 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 276 1 T4 9 T154 10 T131 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 329 1 T12 2 T165 14 T175 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T1 5 T234 6 T131 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 60 1 T280 3 T158 9 T283 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 141 1 T1 5 T9 1 T27 2



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 1 1 T277 1 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T278 13 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 13 1 T284 12 T285 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 22 1 T6 1 T33 4 T279 6
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T9 3 T81 1 T35 15
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T12 1 T125 17 T132 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T30 2 T129 11 T245 17
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T36 3 T128 24 T25 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T168 1 T24 12 T133 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T125 13 T165 7 T25 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T141 12 T130 3 T142 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T8 1 T81 2 T168 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1657 1 T1 4 T2 3 T3 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 105 1 T30 1 T127 1 T228 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T37 9 T127 1 T142 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T137 1 T141 11 T231 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T3 1 T4 1 T27 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T9 9 T27 2 T231 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 250 1 T7 1 T8 1 T29 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T12 3 T144 1 T147 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 433 1 T1 4 T4 1 T7 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 453 1 T165 15 T245 12 T140 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16992 1 T1 53 T8 31 T9 94
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T278 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 27 1 T284 16 T285 11 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T33 2 T224 8 T192 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T9 3 T81 10 T35 17
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T132 8 T232 12 T286 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 89 1 T30 1 T129 10 T170 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T145 7 T232 10 T148 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T24 12 T14 2 T281 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T165 8 T132 18 T33 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T141 12 T142 8 T31 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T81 6 T232 14 T287 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 943 1 T2 24 T11 31 T233 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 94 1 T228 14 T13 1 T171 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T142 5 T139 4 T144 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T141 12 T231 5 T243 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 252 1 T3 11 T4 13 T27 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T9 3 T27 1 T231 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 221 1 T8 12 T154 12 T138 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T12 2 T144 8 T147 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 411 1 T1 5 T4 9 T12 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 394 1 T165 14 T175 13 T184 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 141 1 T1 5 T9 1 T27 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 252 1 T9 4 T81 11 T35 18
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T6 1 T12 1 T125 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T129 11 T24 13 T170 6
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T36 1 T128 1 T25 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T168 1 T130 1 T142 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T168 1 T125 1 T225 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1345 1 T2 27 T5 3 T11 34
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T8 1 T81 8 T30 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T1 2 T3 1 T127 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T127 1 T141 13 T231 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T37 1 T142 6 T143 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T137 1 T32 15 T229 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 233 1 T3 12 T4 14 T27 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T9 9 T231 3 T155 17
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 312 1 T7 3 T8 13 T29 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T27 2 T144 9 T147 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 338 1 T4 10 T154 11 T131 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 396 1 T12 4 T165 16 T140 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 96 1 T1 8 T125 1 T234 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 73 1 T245 1 T280 7 T158 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17133 1 T1 58 T8 31 T9 95
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T9 2 T35 14 T30 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T125 16 T33 3 T178 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 97 1 T129 10 T24 11 T170 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T36 2 T128 23 T132 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T130 2 T142 10 T245 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T125 12 T225 8 T165 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1335 1 T126 25 T141 11 T152 23
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 103 1 T228 11 T226 11 T177 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 98 1 T1 2 T258 9 T178 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 70 1 T141 10 T231 2 T13 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T37 8 T142 4 T34 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T32 16 T15 2 T196 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T27 7 T154 12 T130 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T9 3 T231 10 T155 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T29 11 T12 2 T37 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T27 1 T132 4 T241 16
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 221 1 T154 11 T131 3 T175 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 311 1 T12 1 T165 13 T244 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 68 1 T1 1 T125 10 T234 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 32 1 T245 11 T280 2 T283 12



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 1 1 T277 1 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T278 13 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 29 1 T284 17 T285 12 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T6 1 T33 3 T279 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T9 4 T81 11 T35 18
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T12 1 T125 1 T132 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T30 2 T129 11 T245 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T36 1 T128 1 T25 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T168 1 T24 13 T133 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T125 1 T165 9 T25 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T141 13 T130 1 T142 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T8 1 T81 8 T168 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1296 1 T1 2 T2 27 T3 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T30 1 T127 1 T228 15
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T37 1 T127 1 T142 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T137 1 T141 13 T231 6
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 298 1 T3 12 T4 14 T27 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 257 1 T9 9 T27 2 T231 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 264 1 T7 1 T8 13 T29 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T12 4 T144 9 T147 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 511 1 T1 8 T4 10 T7 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 480 1 T165 16 T245 1 T140 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17133 1 T1 58 T8 31 T9 95
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T278 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 11 1 T284 11 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T33 3 T279 5 T192 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T9 2 T35 14 T38 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T125 16 T132 3 T178 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T30 1 T129 10 T245 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T36 2 T128 23 T176 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T24 11 T14 2 T281 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T125 12 T165 6 T33 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T141 11 T130 2 T142 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 91 1 T225 8 T274 7 T220 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1304 1 T1 2 T126 25 T152 23
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 71 1 T228 11 T226 11 T13 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T37 8 T142 4 T34 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T141 10 T231 2 T196 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T27 7 T129 13 T130 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T9 3 T27 1 T231 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T29 11 T37 4 T154 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T12 1 T132 4 T186 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 333 1 T1 1 T12 2 T125 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 367 1 T165 13 T245 11 T244 13



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22297 1 T1 68 T2 27 T3 13
auto[1] auto[0] 4191 1 T1 3 T9 5 T29 11

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%