dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 25685 1 T1 20 T2 31 T3 9



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22196 1 T1 20 T3 9 T5 8
auto[ADC_CTRL_FILTER_COND_OUT] 3489 1 T2 31 T5 30 T7 22



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19610 1 T1 20 T2 4 T3 9
auto[1] 6075 1 T2 27 T5 13 T6 2



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21535 1 T1 20 T2 16 T3 9
auto[1] 4150 1 T2 15 T5 15 T6 2



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 294 1 T9 1 T41 7 T43 9
values[0] 63 1 T313 8 T276 13 T314 8
values[1] 854 1 T5 8 T143 13 T152 16
values[2] 766 1 T2 4 T12 23 T13 4
values[3] 1073 1 T7 22 T9 1 T10 14
values[4] 2848 1 T2 22 T5 17 T6 2
values[5] 557 1 T7 22 T10 12 T227 15
values[6] 526 1 T43 20 T141 3 T51 2
values[7] 760 1 T2 5 T3 9 T5 13
values[8] 542 1 T12 1 T45 15 T135 11
values[9] 1148 1 T10 11 T12 10 T44 16
minimum 16254 1 T1 20 T6 128 T7 217



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 742 1 T143 13 T152 16 T138 12
values[1] 954 1 T2 4 T9 1 T10 14
values[2] 901 1 T7 22 T134 26 T132 26
values[3] 2851 1 T2 22 T5 17 T6 2
values[4] 522 1 T7 22 T134 11 T31 7
values[5] 690 1 T9 1 T13 10 T43 20
values[6] 594 1 T2 5 T3 9 T5 13
values[7] 624 1 T12 1 T45 15 T135 11
values[8] 1096 1 T9 1 T10 11 T12 10
values[9] 176 1 T41 7 T51 29 T295 9
minimum 16535 1 T1 20 T5 8 T6 128



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21341 1 T1 20 T2 18 T3 1
auto[1] 4344 1 T2 13 T3 8 T5 20



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T143 10 T152 16 T80 16
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T138 1 T80 1 T187 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 305 1 T9 1 T41 5 T143 16
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T2 1 T10 1 T12 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 266 1 T7 15 T134 13 T152 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T132 15 T26 8 T75 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1595 1 T6 2 T10 1 T11 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T2 12 T5 9 T45 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T164 1 T39 13 T191 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T7 12 T134 5 T31 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T9 1 T13 1 T43 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T141 3 T15 4 T236 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T3 9 T132 6 T155 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T2 3 T5 6 T138 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T135 11 T25 5 T31 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T12 1 T45 8 T137 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 315 1 T9 1 T12 10 T43 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 305 1 T10 1 T221 1 T155 22
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 60 1 T41 5 T51 18 T315 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 61 1 T295 9 T316 12 T172 11
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16193 1 T1 20 T5 8 T6 126
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 76 1 T14 9 T38 5 T148 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T143 3 T80 15 T227 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T138 11 T80 13 T187 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T41 6 T143 11 T154 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T2 3 T10 13 T12 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T7 7 T134 13 T145 17
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T132 11 T26 7 T40 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 911 1 T10 11 T161 26 T26 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T2 10 T5 8 T45 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T164 1 T39 5 T232 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T7 10 T134 6 T31 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T13 9 T43 10 T51 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T15 1 T236 6 T228 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T132 14 T174 4 T164 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T2 2 T5 7 T138 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T77 3 T219 9 T187 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T45 7 T137 6 T228 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T43 6 T144 5 T77 19
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T10 10 T246 7 T37 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 26 1 T41 2 T51 11 T315 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T316 9 T260 6 T317 14
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 214 1 T6 2 T14 1 T25 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 52 1 T14 6 T38 2 T148 2



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 60 1 T9 1 T41 5 T43 3
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T186 1 T235 17 T248 18
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T314 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 30 1 T313 4 T276 13 T318 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 254 1 T5 8 T143 10 T152 16
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T138 1 T14 9 T80 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 245 1 T41 5 T143 16 T154 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T2 1 T12 13 T13 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 299 1 T7 15 T9 1 T134 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 298 1 T10 1 T143 17 T132 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1632 1 T6 2 T11 14 T141 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T2 12 T5 9 T45 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T10 1 T164 1 T39 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T7 12 T227 5 T219 16
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T43 10 T51 1 T145 26
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T141 3 T134 5 T31 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T3 9 T9 1 T13 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T2 3 T5 6 T138 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T135 11 T31 2 T77 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T12 1 T45 8 T137 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 363 1 T12 10 T44 16 T51 18
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 304 1 T10 1 T221 1 T155 22
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16110 1 T1 20 T6 126 T7 217
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 56 1 T41 2 T43 6 T106 7
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 64 1 T248 15 T266 10 T313 8
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 7 1 T314 7 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T313 4 T318 12 T317 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T143 3 T80 17 T227 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T138 11 T14 6 T80 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T41 6 T143 11 T154 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T2 3 T12 10 T13 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 249 1 T7 7 T134 13 T145 17
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T10 13 T143 14 T132 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 925 1 T161 26 T26 11 T188 20
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T2 10 T5 8 T45 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T10 11 T164 1 T39 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T7 10 T227 10 T219 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T43 10 T51 1 T145 22
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T134 6 T31 3 T15 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T13 9 T132 14 T174 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T2 2 T5 7 T138 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 93 1 T77 3 T219 9 T164 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T45 7 T137 6 T228 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T51 11 T144 5 T77 19
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T10 10 T246 7 T37 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 144 1 T6 2 T14 1 T25 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T143 4 T152 1 T80 16
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T138 12 T80 14 T187 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 289 1 T9 1 T41 7 T143 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T2 4 T10 14 T12 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 288 1 T7 8 T134 14 T152 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T132 12 T26 8 T75 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1241 1 T6 2 T10 12 T11 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T2 11 T5 9 T45 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T164 2 T39 13 T191 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T7 11 T134 7 T31 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 256 1 T9 1 T13 10 T43 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T141 1 T15 4 T236 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T3 1 T132 15 T155 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T2 3 T5 8 T138 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T135 1 T25 1 T31 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T12 1 T45 8 T137 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 291 1 T9 1 T12 1 T43 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 292 1 T10 11 T221 1 T155 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 33 1 T41 3 T51 12 T315 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T295 1 T316 10 T172 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16342 1 T1 20 T5 1 T6 128
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 79 1 T14 11 T38 7 T148 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T143 9 T152 15 T80 15
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T187 11 T178 5 T35 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 260 1 T41 4 T143 15 T135 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T12 12 T143 16 T135 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T7 14 T134 12 T152 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T132 14 T26 7 T75 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1265 1 T11 13 T141 14 T27 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T2 11 T5 8 T45 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 72 1 T39 5 T191 3 T232 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T7 11 T134 4 T31 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T43 9 T145 24 T319 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T141 2 T15 1 T236 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T3 8 T132 5 T155 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T2 2 T5 5 T155 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T135 10 T25 4 T77 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T45 7 T228 10 T235 18
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 260 1 T12 9 T43 2 T44 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 253 1 T155 21 T246 7 T37 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 53 1 T41 4 T51 17 T315 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 53 1 T295 8 T316 11 T172 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 65 1 T5 7 T82 13 T301 13
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T14 4 T148 8 T151 11



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 74 1 T9 1 T41 3 T43 7
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 76 1 T186 1 T235 1 T248 16
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 8 1 T314 8 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 30 1 T313 5 T276 1 T318 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 279 1 T5 1 T143 4 T152 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T138 12 T14 11 T80 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 251 1 T41 7 T143 12 T154 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T2 4 T12 11 T13 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 307 1 T7 8 T9 1 T134 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 275 1 T10 14 T143 15 T132 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1258 1 T6 2 T11 1 T141 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T2 11 T5 9 T45 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T10 12 T164 2 T39 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T7 11 T227 11 T219 17
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T43 11 T51 2 T145 24
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T141 1 T134 7 T31 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T3 1 T9 1 T13 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T2 3 T5 8 T138 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T135 1 T31 2 T77 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T12 1 T45 8 T137 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 304 1 T12 1 T44 1 T51 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 282 1 T10 11 T221 1 T155 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16254 1 T1 20 T6 128 T7 217
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 42 1 T41 4 T43 2 T106 2
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T235 16 T248 17 T313 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T313 3 T276 12 T320 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T5 7 T143 9 T152 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T14 4 T187 11 T148 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T41 4 T143 15 T77 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T12 12 T135 7 T187 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 241 1 T7 14 T134 12 T152 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T143 16 T132 14 T75 32
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1299 1 T11 13 T141 14 T27 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T2 11 T5 8 T45 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 73 1 T39 5 T191 3 T232 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T7 11 T227 4 T219 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 84 1 T43 9 T145 24 T232 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T141 2 T134 4 T31 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T3 8 T132 5 T155 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T2 2 T5 5 T155 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T135 10 T77 9 T219 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T45 7 T228 10 T235 18
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 312 1 T12 9 T44 15 T51 17
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T155 21 T246 7 T37 7



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 21341 1 T1 20 T2 18 T3 1
auto[1] auto[0] 4344 1 T2 13 T3 8 T5 20

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%